

# **MP2225**

# High-Efficiency, 5A, 18V, 500kHz Synchronous, Step-Down Converter

The Future of Analog IC Technology .

# **DESCRIPTION**

The MP2225 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution to achieve a 5A output current with excellent load and line regulation over a wide input supply range. The MP2225 has synchronous mode operation for higher efficiency over the output current load range.

Current-mode operation provides fast transient response and eases loop stabilization.

Full protection features include over-current protection and thermal shut down.

The MP2225 requires a minimal number of readily-available standard external components, and is available in a space-saving 8-pin TSOT23 package.

### **FEATURES**

- Wide 4.5V-to-18V Operating Input Range
- Adjustable Output Voltage as low as 0.6V
- Low 47mΩ/18mΩ R<sub>DS(ON)</sub> of Internal Power MOSFETs
- High Efficiency up to 97%
- Fixed 500kHz Switching Frequency
- Synchronizes from a 200kHz-to-2MHz External Clock
- 2.4ms Internal Soft-Start Time
- 1% Reference Accuracy at Room Temperature
- Internal Power-save Mode
- OCP with hiccup mode
- Available in 8-pin TSOT23

# **APPLICATIONS**

- Flat-Panel Television and Monitors
- Notebook Systems and I/O Power
- Digital Set-Top Boxes
- Distributed Power Systems

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Products, Quality Assurance page.

"MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION







# **ORDERING INFORMATION**

| Part Number* | Package  | Top Marking |  |
|--------------|----------|-------------|--|
| MP2225GJ     | TSOT23-8 | See Below   |  |

For Tape & Reel, add suffix –Z (e.g. MP2225GJ–Z);

# **TOP MARKING**

# | AFRY

AFR: product code of MP2225GJ; Y: year code;

# **PACKAGE REFERENCE**

| TOP VIEW |           |  |  |  |
|----------|-----------|--|--|--|
| Г        | 1         |  |  |  |
| AGND 1   | 8 FB      |  |  |  |
| IN 2     |           |  |  |  |
| sw 3     | 6 EN/SYNC |  |  |  |
| GND 4    | 5 BST     |  |  |  |
|          | _         |  |  |  |



| ABSOLUTE MAXIMU                                                |                  |
|----------------------------------------------------------------|------------------|
| -0.3V (-5V for <10ns) to <10ns)                                |                  |
| V <sub>BST</sub> All Other Pins                                | 0.3V to 5.5V (2) |
| Continuous Power Dissipation TSOT23-8                          |                  |
| Junction Temperature<br>Lead Temperature                       | 260°C            |
| Storage Temperature  Recommended Operating                     |                  |
| Supply Voltage V <sub>IN</sub> Output Voltage V <sub>OUT</sub> | V to 18V         |

Operating Junction Temp. (T<sub>J</sub>). -40°C to +125°C

| Thermal Resistance (5) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |      |
|------------------------|-------------------------|----------------------------|------|
| TSOT23-8               | . 100                   | 55                         | °C/W |

#### Notes

- 1) Exceeding these ratings may damage the device.
- About the details of EN pin's ABS MAX rating, please refer to Page 12, Enable/SYNC control section.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = ( $T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12V,  $T_J$  = -40°C to +125°C<sup>(6)</sup>, Typical value is tested at  $T_J$  = +25°C, unless otherwise noted.

| Parameter                                      | Symbol                 | Condition                                                        | Min  | Тур  | Max  | Units           |
|------------------------------------------------|------------------------|------------------------------------------------------------------|------|------|------|-----------------|
| Supply Current (Shutdown)                      | I <sub>IN</sub>        | V <sub>EN</sub> = 0V,T <sub>J</sub> =25°C                        |      |      | 1    | μA              |
| Supply Current (Shutdown)                      | I <sub>IN</sub>        | V <sub>EN</sub> = 0V                                             |      |      | 3    | μΑ              |
| Supply Current (Quiescent)                     | IQ                     | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.7V                     |      | 320  | 400  | μΑ              |
| HS Switch-On Resistance                        | HS <sub>RDS-ON</sub>   | V <sub>BST-SW</sub> =5V                                          |      | 47   |      | mΩ              |
| LS Switch-On Resistance                        | LS <sub>RDS-ON</sub>   | V <sub>CC</sub> =5V                                              |      | 18   |      | mΩ              |
| Switch Leakage                                 | SW <sub>LKG</sub>      | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V, T <sub>J</sub> =25°C |      |      | 1    | μA              |
| Current Limit (7)                              | I <sub>LIMIT</sub>     | Under 40% Duty Cycle                                             | 6.5  | 9    |      | Α               |
| Oscillator Frequency                           | F <sub>SW</sub>        | V <sub>FB</sub> =0.48V                                           | 380  | 500  | 580  | kHz             |
| Fold-Back Frequency                            | F <sub>FB</sub>        | V <sub>FB</sub> <300mV                                           |      | 0.56 |      | F <sub>SW</sub> |
| Maximum Duty Cycle                             | D <sub>MAX</sub>       | V <sub>FB</sub> =500mV                                           | 90   | 95   |      | %               |
| Minimum On Time <sup>(8)</sup>                 | T <sub>ON_MIN</sub>    |                                                                  |      | 50   |      | ns              |
| Sync Frequency Range                           | F <sub>SYNC</sub>      |                                                                  | 0.2  |      | 2    | MHz             |
| Feedback Voltage                               | V <sub>FB</sub>        | T <sub>J</sub> =25°C                                             | 594  | 600  | 606  | mV              |
| Feedback Voltage                               | V <sub>FB</sub>        |                                                                  | 591  | 600  | 609  | mV              |
| Feedback Current                               | I <sub>FB</sub>        | V <sub>FB</sub> =620mV                                           |      | 10   | 50   | nA              |
| EN Rising Threshold                            | V <sub>EN_RISING</sub> |                                                                  | 1.15 | 1.4  | 1.65 | V               |
| EN Hysteresis                                  | V <sub>EN_HYS</sub>    |                                                                  |      | 160  |      | mV              |
| EN Input Current                               | I <sub>EN</sub>        | V <sub>EN</sub> =2V                                              |      | 1.85 |      | μА              |
|                                                |                        | V <sub>EN</sub> =0                                               |      | 0    |      | μA              |
| EN Turn-Off Delay                              | EN <sub>td-off</sub>   |                                                                  | 5    | 10   |      | μs              |
| VIN Under-Voltage Lockout Threshold-Rising     | INUV <sub>Vth</sub>    |                                                                  | 3.85 | 4.1  | 4.35 | V               |
| VIN Under-Voltage Lockout Threshold-Hysteresis | INUV <sub>HYS</sub>    |                                                                  |      | 735  |      | mV              |
| Soft-Start Time                                | T <sub>SS</sub>        | 10% to 90% Output Voltage                                        |      | 2.4  |      | ms              |
| Thermal Shutdown (8)                           | T <sub>SD</sub>        |                                                                  |      | 150  |      | °C              |
| Thermal Hysteresis (8)                         | T <sub>SD_HYS</sub>    |                                                                  |      | 20   |      | °C              |

- 6) Not tested in production. Guaranteed by over-temperature correlation.
  7) Guaranteed by engineering sample characterization.
  8) Guaranteed by design.



# TYPICAL PERFORMANCE CHARACTERISTICS

Performance waveforms are tested on the evaluation board described in the Design Example section.

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.





Performance waveforms are tested on the evaluation board described in the Design Example section.

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.





Performance waveforms are tested on the evaluation board described in the Design Example section.

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.

# Output Current Derating vs. Output Voltage

T<sub>Case\_rise</sub>=45°C, on 4-Layered Board in Size 6.5cmX6.5cm 6 (V)<sub>N</sub>=12V 4 V<sub>IN</sub>=5V 1 0 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 OUTPUT VOLTAGE (V)

# Output Current Derating vs. Output Voltage

Tcase\_rise=45°C, on 2-Layered Board in Size 6.5cmX6.5cm 6 V<sub>IN</sub>=12V V<sub>IN</sub>=5V 3 0 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 6.0 OUTPUT VOLTAGE (V)

# Output Current Derating vs. Ambient Temperature

 $V_{IN}$ =5V,  $T_J$ =125°C on 4-Layered Board in Size 6.5cmX6.5cm



# **Output Current Derating** vs. Ambient Temperature



# Output Current Derating vs. Ambient Temperature

 $V_{IN}$ =5V,  $T_J$ =125°C on 2-Layered Board in Size 6.5cmX6.5cm



# Output Current Derating vs. Ambient Temperature

V<sub>IN</sub>=12V, T<sub>J</sub>=125°C on 2-Layered Board in Size 6.5cmX6.5cm





Performance waveforms are tested on the evaluation board described in the Design Example section.

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.









Performance waveforms are tested on the evaluation board described in the Design Example section.

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $T_A$  = 25°C, unless otherwise noted.









# **PIN FUNCTIONS**

| Pin# | Name    | Description                                                                                                                                                                                                                                                                                    |
|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | AGND    | Analog Ground. Connect it to GND.                                                                                                                                                                                                                                                              |
| 2    | IN      | Supply Voltage. The MP2225 operates from a 4.5V-to-18V input rail. Requires C1 to decouple the input rail. Connect using a wide PCB trace.                                                                                                                                                     |
| 3    | SW      | Switch Output. Connect using a wide PCB trace.                                                                                                                                                                                                                                                 |
| 4    | GND     | Power Ground. Requires special consideration during PCB layout. Connect to GND with copper traces and vias.                                                                                                                                                                                    |
| 5    | BST     | Bootstrap. Requires a capacitor between SW and BST pins to form a floating supply across the high-side switch driver.                                                                                                                                                                          |
| 6    | EN/SYNC | EN high to enable the MP2225. Can apply an external clock to the EN pin to change the switching frequency.                                                                                                                                                                                     |
| 7    | VCC     | Bias Supply. Decouple with a 0.1µF-to-0.22µF capacitor.                                                                                                                                                                                                                                        |
| 8    | FB      | Feedback. Connect to the tap of an external resistor divider from the output to GND to set the output voltage. The frequency fold-back comparator lowers the oscillator frequency when the FB voltage is below 480mV to prevent current-limit run-away during a short-circuit fault condition. |



# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



# **OPERATION**

The MP2225 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution to achieve 5A output current with excellent load and line regulation over a wide input supply range.

The MP2225 operates in a fixed-frequency, peak-current—control mode to regulate the output voltage. An internal clock initiates a PWM cycle. The integrated high-side power MOSFET turns on and remains in on-state until the current reaches the value set by the COMP voltage. When the power switch is off, it remains off until the next clock cycle starts. If, in 95% of one PWM period, the current in the power MOSFET does not reach the value set by the COMP value, the power MOSFET is forced to turn off.

# **VCC Regulator**

A 5V internal regulator powers most of the internal circuitries. This regulator takes the  $V_{IN}$  input and operates in the full  $V_{IN}$  range. When  $V_{IN}$  is greater than 5.0V, the output of the regulator is in full regulation. When  $V_{IN}$  is lower than 5.0V, the output decreases, and the part requires a 0.1µF ceramic capacitor to decouple noise.

#### **AAM Operation**

The MP2225 has AAM (Advanced Asynchronous Modulation) which is Internal Power-save Mode for light load operation. AAM voltage  $V_{\text{AAM}}$  is internally fixed. Under the heavy load condition, the  $V_{\text{COMP}}$  is higher than  $V_{\text{AAM}}$ . When the clock goes high, the high-side power MOSFET turns on and remains on until  $V_{\text{ILsense}}$  reaches the value set by the COMP voltage. The internal clock resets every time when  $V_{\text{COMP}}$  is higher than  $V_{\text{AAM}}$ .

Under the light load condition, the value of  $V_{\text{COMP}}$  is becomes lower. When  $V_{\text{COMP}}$  is less than  $V_{\text{AAM}}$  and  $V_{\text{FB}}$  is less than  $V_{\text{REF}}$ ,  $V_{\text{COMP}}$  ramps up until it exceeds  $V_{\text{AAM}}$ . During this time, the internal clock is blocked, thus the MP2225 skips some pulses for PFM (Pulse Frequency Modulation) mode and achieves the light load power save.



Figure 2: Simplified AAM Control Logic

Under light load condition, the inductor peak current is internally set to be fairly 800mA.

# **Error Amplifier**

The error amplifier compares the FB pin voltage against the internal 0.6V reference (REF) and generates COMP voltage as output —COMP controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies the control loop design.

#### **Enable/SYNC Control**

EN/SYNC is a digital control pin that turns the converter on and off. Drive EN/SYNC high to turn on the converter; drive it low to turn it off. An internal  $1M\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

The EN/SYNC pin is clamped internally using a 5.6V series-Zener-diode as shown in Figure 3. Connecting the EN/SYNC input pin through a pullup resistor to the voltage on the  $V_{\text{IN}}$  pin limits the EN/SYNC input current to less than 100µA.

For example, with 12V connected to Vin,  $R_{PULLUP} \ge (12V - 5.6V) \div 100\mu A = 64k\Omega$ .

Connecting the EN/SYNC pin directly to a voltage source without any pullup resistor requires limiting the amplitude of the voltage source to ≤5V to prevent damage to the Zener diode.



Figure 3: 5.6V Zener Diode Connection



To use external clock synchronization, connect a clock with a frequency range between 200kHz and 2MHz. The internal clock rising edge will synchronize with the external clock rising edge. Meanwhile the width of high level should be longer than 250ns, and width of low level longer than 100ns.

# **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at insufficient supply voltage. The MP2225 UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 4.1V while its falling threshold is 3.4V.

#### **Soft-Start**

The soft-start prevents the converter output voltage from overshooting during startup. When the chip starts, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to VCC. When SS is lower than REF, the error amplifier uses SS as the reference. When SS is higher than REF, the error amplifier uses REF as the reference.

The SS time is internally set to 2.4ms.

#### **Over-Current-Protection and Hiccup**

The MP2225 has a cycle-by-cycle over-current limit which can limit the inductor current in case of output over load or short circuit(SC). If the over load or SC events last for enough long time, FB voltage can drop below the Under-Voltage (UV) threshold—typically 30% of the reference. Once UV is triggered, the MP2225 enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output is dead-shorted to ground. The average short circuit current is greatly reduced to alleviate thermal issues and to protect the regulator. The MP2225 exits the hiccup mode once the over-current condition is removed.

#### Thermal Shutdown

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the temperature of the silicon reaches 150°C, the whole chip is shut down. When the temperature is less than its lower threshold, typically 130°C, the chip is enabled again.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. This UVLO's rising threshold is 2.6V with a hysteresis of 350mV. The bootstrap capacitor voltage is regulated internally by V<sub>IN</sub> through D1, M1, C4, L1 and C2 (Figure 4). If (V<sub>BST</sub>-V<sub>SW</sub>) exceeds 5V, U1 will regulate M1 to maintain a 5V BST voltage across C4.



Figure 4: Internal Bootstrap Charging Circuit

#### Startup and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their respective thresholds, the chip starts. The reference block starts up first, generating stable reference voltage, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. In the shutdown procedure, the signaling path is first blocked to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.



# APPLICATION INFORMATION

### **Setting the Output Voltage**

The external resistor divider sets the output voltage (see Typical Application on page 1). The feedback resistor R1 also sets the feedback loop bandwidth with the internal compensation capacitor. First, choose a value for R1, R2 is then given by:

$$R2 = \frac{R1}{V}$$

$$\frac{OUT}{0.6V} - 1$$
(1)

The feedback network—as shown in Figure 5—is highly recommended.



Figure 5: Feedback Network

Table 1 lists the recommended resistors and capacitors value for common output voltages.

Table 1: Component Selection for Common Output Voltages<sup>(9)</sup>

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) |  |
|----------------------|---------|---------|--|
| 1.0                  | 120     | 180     |  |
| 1.2                  | 120     | 120     |  |
| 1.35                 | 100     | 80.6    |  |
| 1.5                  | 80.6    | 53.6    |  |
| 1.8                  | 80.6    | 40.2    |  |
| 2.5                  | 80.6    | 25.5    |  |
| 3.3                  | 40.2    | 8.87    |  |
| 5                    | 40.2    | 5.49    |  |

 The recommended parameters are based on 500kHz switching frequency, different output inductors and capacitors affect the recommended values of R1 and R2. For the other components' parameters, please refer to TYPICAL APPLICATION CIRCUITS on 17-19.

#### Selecting the Inductor

Use a  $1\mu H$ -to- $10\mu H$  inductor with a DC current rating at least 25% percent higher than the maximum load current for most applications.

For highest efficiency, use an inductor with a DC resistance less than  $15m\Omega$ . For most designs, the inductance value can be derived from the following equation.

$$L_{1} = \frac{V_{\underline{OUT}} \times (V_{\underline{IN}} - V_{\underline{OUT}})}{V \times \Delta I \times f}$$
 (2)

Where  $\Delta I_{\perp}$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta L}{2}$$
 (3)

Use a larger inductor for improved efficiency under light-load conditions—below 100mA.

### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous, therefore requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Use low ESR capacitors for the best performance. Use ceramic capacitors with X5R or X7R dielectrics for best results because of their low ESR and small temperature coefficients. For most applications, use a  $22\mu F$  capacitor.

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated by:

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$
 (4)

The worse case condition occurs at  $V_{IN} = 2V_{OUT}$ , where:

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{5}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum or ceramic. When using electrolytic or tantalum capacitors, add a small, high quality ceramic capacitor (e.g. 0.1µF) placed as close to the IC



as possible. When using ceramic capacitors, make sure that they have enough capacitance to provide sufficient charge to prevent excessive voltage ripple at input. The input voltage ripple caused by capacitance can be estimated by:

$$\Delta V = \frac{I_{LOAD}}{I_{N}} \times \frac{v_{OUT} \times I}{V_{IN}} \frac{1}{I} - \frac{v_{OUT}I}{V_{IN}I}$$
(6)

### **Selecting the Output Capacitor**

The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated by:

$$\Delta V = V_{\text{OUT}} \times \left( 1 - V_{\text{OUT}} \right) \times \left( R + 1 \right)$$

$$= \frac{1}{s} \times \frac{1}{$$

Where  $L_1$  is the inductor value and  $R_{\text{ESR}}$  is the equivalent series resistance (ESR) value of the output capacitor.

For ceramic capacitors, the capacitance dominates the impedance at the switching frequency, and the capacitance causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated by:

$$\Delta V = \frac{V_{\text{OUT}}}{8 \times f^2 \times L^1 \times C2} \frac{1 - V_{\text{OUT}}}{V_{\text{IN}}}$$
(8)

For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated to:

$$\Delta V_{OUT} = \frac{V_{OUT}}{S_{out}} \times \left(1 - \frac{V_{OUT}}{T_{out}}\right) \times R_{OUT}$$
 (9)

The characteristics of the output capacitor also affect the stability of the regulation system. The MP2225 can be optimized for a wide range of capacitance and ESR values.

# **External Bootstrap Diode**

BST voltage may become insufficient at some particular conditions. In these cases an external bootstrap diode can enhance the efficiency of the regulator and help to avoid output ripple caused by BST voltage insufficiency during PFM operation at light load.

For better efficiency, the diode is needed if below two conditions happen at the same time:

- V<sub>IN</sub> <5V</li>
- Duty cycle is large: Duty=  $\frac{V_{OUT}}{V_{IN}}$ >65%

To avoid the ripple caused by BST refresh, the diode is needed if below condition happens:

V<sub>IN</sub> -V<sub>OUT</sub><2.6V</li>

In these cases, it's recommended to add an

external BST diode from the VCC pin to BST pin, as shown in Figure 6.



Figure 6: Optional External Bootstrap Diode The recommended external BST diode is IN4148, and the BST capacitor value is  $0.1\mu F$  to  $1\mu F$ .



#### PC Board Layout (9)

PCB layout is very important for stable operation. Follow these guidelines for best results.

- 1) Connect the input ground to the GND pin using the possible shortest and widest trace.
- 2) Connect the input capacitor to the IN pin using the possible shortest and widest trace.
- 3) Ensure all feedback connections are short and direct. Place the feedback resistors and compensation components as close to the chip as possible.
- 4) Route SW away from sensitive analog areas such as FB.
- 5) Connect AGND to GND plane with single trace.

#### Notes:

10) The recommended layout is based on the Figure 8-15 Typical Application circuit on the next page.



Figure 7: Recommend Layout

#### **Design Example**

Below is a design example following the application guidelines for the specifications:

**Table 2: Design Example** 

| V <sub>IN</sub>  | 12V  |
|------------------|------|
| V <sub>out</sub> | 3.3V |
| I <sub>OUT</sub> | 5A   |

The detailed application schematic is shown in Figure 14. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more device applications, please refer to the related Evaluation Board Datasheets.



# TYPICAL APPLICATION CIRCUITS







Figure 10: 12V<sub>IN</sub>, 1.35V/5A





Figure 11: 12V<sub>IN</sub>, 1.5V/5A



Figure 12: 12V<sub>IN</sub>, 1.8V/5A



Figure 13: 12V<sub>IN</sub>, 2.5V/5A





Figure 14: 12V<sub>IN</sub>, 3.3V/5A



Figure 15: 12V<sub>IN</sub>, 5V/5A



# PACKAGE INFORMATION

# **TSOT23-8**





#### **TOP VIEW**

**RECOMMENDED LAND PATTERN** 



**FRONT VIEW** 



**SIDE VIEW** 



**DETAIL "A"** 

### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD
- FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS
- MAX.
- 5) JEDEC REFERENCE IS MO-193, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.
- 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)

**NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.