

# **2Gb DDR3 SDRAM**

Lead-Free&Halogen-Free

*(RoHS Compliant)* H5TQ2G63BFR

**\*\*** Contents are subject to change at any time without notice.

www.yxd163.com



#### Rev. 0.5 / Aug. 2010

This document is a general product description and is subject to change without notice. Hynix semiconductor does not assume any responsibility for use of circuits described. No patent licenses are implied.

1



## **Revision History**

| Revision No. | History                                                                                                                                                                                                                                                                              | Page                                    | Draft Date | Remark      |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------|-------------|
| 0.1          | Preliminary Initial Release                                                                                                                                                                                                                                                          |                                         | Sep. 2009  | Preliminary |
| 0.2          | Added Mode Register (MR0, MR1, MR2, MR3, MPR)                                                                                                                                                                                                                                        |                                         | Oct. 2009  |             |
| 0.3          | Added IDD value(All Items) @800/9000Mhz<br>Changed AC timing(nRCD, nRC, nRAS, nRP) @800Mhz<br>Changed Speed Bin(CL, CWL & Min/Max timing )<br>@800/900Mhz, 1.0Ghz                                                                                                                    | 65<br>56<br>67 ~69                      | Nov.2009   |             |
| 0.4          | Corrected Typo and wording<br>Changed Single Ended AC and DC Input Levels table<br>Updated AC Overshoot/Undershoot Specification for 1GHz<br>Added timings for 900MHz/1.0GHz(table1)<br>Changed Specification tablez<br>Changed lectrical Characteristics and AC Timing<br>Changed E | All<br>34<br>42<br>56<br>67569<br>71~77 | May. 2010  |             |
| 0.5          | nged Speed Bin for 800/900MHz<br>Cha                                                                                                                                                                                                                                                 | 67,68                                   | Aug. 2010  |             |



## **Table of Contents**

#### 1. Description

- 1.1 Device Features and Ordering Information
  - 1.1.1 Features
  - 1.1.2 Ordering Information
- 1.2 Package Ballout / Mechanical Dimension

1.2.1 x16 Package Ball out

- 1.3 Row and Column Address Table: 2G
- 1.4 Pin Functional Description
- 1.5 Programming the Mode Register
- 1.6 Mode Register(MR0)
  - 1.6.1 Burst Length, Type and Order
  - 1.6.2 CAS Latency
  - 1.6.3 Test Mode
  - 1.6.4 DLL Reset
  - 1.6.5 Write Recovery
  - 1.6.6 Precharge PD DLL
- 1.7 Mode Register(MR1)
  - 1.7.1 DLL Enable/Disable
  - 1.7.2 Output Driver Impedance Control
  - 1.7.3 ODT Rtt Values
  - 1.7.4 Additive Latency(AL)
  - 1.7.5 Write leveling
  - 1.7.6 Output Disable
- 1.8 Mode Register(MR2)
  - 1.8.1 Partial Array Self-Refresh(PASR)
  - 1.8.2 CAS Write Latency(CWL)
  - 1.8.3 Auto SElf-Refresh(ASR) and Self-Refresh Temperature(SRT)
  - 1.8.4 Dynamic ODT(Rtt\_WR)
- 1.9 Mode Register(MR3)
- 1.10 Multi-Purposer Register(MPR)
  - 1.10.1 Multi Purpose Register
  - 1.10.2 MPR Functional Description
  - 1.10.3 MPR Register Address Definition
  - 1.10.4 Relevant Timing Parameters
  - 1.10.5 Protocol Example



#### 2. Command Description

- 2.1 Command Truth Table
- 2.2 Clock Enable (CKE) Truth Table for Synchronous Transitions

#### 3. Absolute Maximum Ratings

#### 4. Operating Conditions

- 4.1 Operating Temperature Condition
- 4.2 DC Operating Conditions

#### 5. AC and DC Input Measurement Levels

- 5.1 AC and DC Logic Input Levels for Single-Ended Signals
- 5.2 AC and DC Logic Input Levels for Differential Signals
- 5.3 Differential Input Cross Point Voltage
- 5.4 Slew Rate Definitions for Single Ended Input Signals

5.4.1 Input Slew Rate for Input Setup Time (tIS) and Data Setup Time (tDS)

5.4.2 Input SlewRate for Input Hold Time (tIH) and Data Hold Time (tDH)

5.5 Slew Rate Definitions for Differential Input Signals

#### 6. AC and DC Output Measurement Levels

- 6.1 Single Ended AC and DC Output Levels
  - 6.1.1 Differential AC and DC Output Levels
- 6.2 Single Ended Output Slew Rate
- 6.3 Differential Output Slew Rate
- 6.4 Reference Load for AC Timing and Output Slew Rate

#### 7. Overshoot and Undershoot Specifications

- 7.1 Address and Control Overshoot and Undershoot Specifications
- 7.2 Clock, Data, Strobe and Mask Overshoot and Undershoot Specifications
- 7.3 34 ohm Output Driver DC Electrical Characteristics
- 7.4 Output Driver Temperature and Voltage sensitivity

www.yxd163.com



7.5 On-Die Termination (ODT) Levels and I-V Characteristics

7.5.1 On-Die Termination (ODT) Levels and I-V Characteristics

7.5.2 ODT DC Electrical Characteristics

- 7.5.3 ODT Temperature and Voltage sensitivity
- 7.6 ODT Timing Definitions
  - 7.6.1 Test Load for ODT Timings
  - 7.6.2 ODT Timing Reference Load

#### 8. IDD Specification Parameters and Test Conditions

- 8.1 IDD Measurement Conditions
- 8.2 IDD Specifications
  - 8.2.1 IDD6 Current Definition

8.2.2 IDD6TC Specification (see notes 1~2)

#### 9. Input/Output Capacitance

- **10. Standard Speed Bins**
- **11. Electrical Characteristics and AC Timing**
- **12. Package Dimensions**



## 1. DESCRIPTION

The H5TQ2G63BFR is a 2,147,483,648-bit CMOS Double Data Rate III (DDR3) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth. Hynix 2Gb DDR3 SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it.

The data paths are internally pipelined and 8-bit prefetched to achieve very high bandwidth.

## **1.1 Device Features and Ordering Information**

#### 1.1.1 FEATURES

- VDD=VDDQ=1.5V +/- 0.075V
- Fully differential clock inputs (CK, CK) operation
- Differential Data Strobe (DQS, DQS)
- On chip DLL align DQ, DQS and DQS transition with CK transition
- DM masks write data-in at the both rising and falling edges of the data strobe
- All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock
- Programmable CAS latency 6, 8, 9, 10, 11, 12, 13 7 and 14 supported
- Programmable additive latency 0, CL-1, and CL-2 supported
- Programmable CAS Write latency (CWL) = 5, 6, 7, 8, 9
- Programmable burst length 4/8 with both nibble sequential and interleave mode
- BL switch on the fly

#### **1.1.2 ORDERING INFORMATION**

- 8banks
- Average Refresh Cycle (Tcaseof 0 °C~ 95 °C)
   7.8 µs at 0°C ~ 85 °C
- 3.9 µs at 85°C ~ 95 °C
- Auto Self Refresh support ed
- JEDEC standard 96ball FB GA(x16)
- Driver strength selected by EMRS
- Dynamic On Die Terminat ion supported
- Asynchronous RESET pin supported
- ZQ calibration supported
- Write Levelization supported
- On Die Thermal Sensor supported
- 8 bit pre-fetch

| Part No.        | Power Supply  | Clock<br>Frequency | Max Data<br>Rate | Interface | Package     |
|-----------------|---------------|--------------------|------------------|-----------|-------------|
| H5TQ2G63BFR-12C |               | 800MHz             | 1.6Gbps/pin      |           |             |
| H5TQ2G63BFR-11C | VDD/VDDQ=1.5V | 900MHz             | 1.8Gbps/pin      | SSTL-15   | 96ball FBGA |
| H5TQ2G63BFR-N0C |               | 1.0GHz             | 2.0Gbps/pin      |           |             |



## 1.2 Package Ball out

#### 1.2.1 x16 Package Ball out

|   | 1      | 2    | 3    | 4 | 5 | 6 | 7             | 8          | 9    |   |
|---|--------|------|------|---|---|---|---------------|------------|------|---|
| Α | VDDQ   | DQU5 | DQU7 |   |   |   | DQU4          | VDDQ       | VSS  | Α |
| в | VSSQ   | VDD  | VSS  |   |   |   | DQSU          | DQU6       | VSSQ | в |
| С | VDDQ   | DQU3 | DQU1 |   |   |   | DQSU          | DQU2       | VDDQ | С |
| D | VSSQ   | VDDQ | DMU  |   |   |   | DQU0          | VSSQ       | VDD  | D |
| Е | VSS    | VSSQ | DQL0 |   |   |   | DML           | VSSQ       | VDDQ | Е |
| F | VDDQ   | DQL2 | DQSL |   |   |   | DQL1          | DQL3       | VSSQ | F |
| G | VSSQ   | DQL6 | DQSL |   |   |   | VDD           | VSS        | VSSQ | G |
| н | VREFDQ | VDDQ | DQL4 |   |   |   | DQL7          | DQL5       | VDDQ | н |
| J | NC     | VSS  | RAS  |   |   |   | СК            | VSS        | NC   | J |
| к | ODT    | VDD  | CAS  |   |   |   | СК            | VDD        | CKE  | к |
| L | NC     |      |      |   |   |   | ATUAL         | VREFCA     | NC   | L |
| м | VSS    | В    | BA2  |   |   |   | A15<br>A12/BC | BA1        | VSS  | М |
| Ν | VDD    |      | A0   |   |   |   |               |            | VDD  | Ν |
| Р | VSS    |      | A2   |   |   |   | A1            | A4         | VSS  | Р |
| R | VDD    |      | A9   |   |   |   | A11           | A6         | VDD  | R |
| т | VSS    | R    | A13  |   |   |   | NC            | <b>A</b> 8 | VSS  | Т |
|   | 1      |      |      |   |   |   |               | <u>j</u>   | 9    |   |

Note: Green NC balls indicate mechanical support balls with no internal connection



www.yxd163.com



## **1.3 ROW AND COLUMN ADDRESS TABLE**

#### 2Gb

| Configuration          | 128Mb x 16 |
|------------------------|------------|
| # of Banks             | 8          |
| Bank Address           | BA0 - BA2  |
| Auto precharge         | A10/AP     |
| BL switch on the fly   | A12/BC     |
| Row Address            | A0 - A13   |
| Column Address         | A0 - A9    |
| Page size <sup>1</sup> | 2 KB       |

**Note1:** Page size is the number of bytes of data delivered from the array to the internal sense amplifiers when an ACTIVE command is registered. Page size is per bank, calculated as follows:

page size = 2 <sup>COLBITS</sup> \* ORG | 8

where COLBITS = the number of column address bits, ORG = the number of I/O (DQ) bits



## 1.4 Pin Functional Description

## 1.4 Pin Functional Description

| Symbol              | Туре  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СК, СК              | Input | Clock: CK and $\overline{CK}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| СКЕ                 | Input | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device<br>input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-<br>Refresh operation (all banks idle), or Active Power-Down (row Active in any bank).<br>CKE is asynchronous for Self-Refresh exit. After VREFCA and VREFDQ have become stable<br>during the power on and initialization sequence, they must be maintained during all<br>operations (including Self-Refresh). CK <del>E</del> must be maintained high throughout read and write<br>accesses. Input buffers, excluding CK, CK, ODT and CKE are disabled during power-down.<br>Input buffers, excluding CKE, are disabled during Self-Refresh.<br>lect: All commands are masked when <u>CS</u> is registered H |
| CS                  | Input | Chip Spees for external Rank selection on systems with multipIGH.<br>CS provinsidered part of the command code.<br>CS is c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| ODT                 | Input | Termination: ODT (registered HIGH) enables terminatio<br>On Die DRAM. When enabled, ODT is only applied to each DQ, n resistance internal to the<br>DDR3 Swhen TDQS is enabled via Mode Register A11=1 in MR DQS, DQS and DM/TDQS, NU/<br>TDQS (ations. For x16 configuration ODT is applied to each DQ <sup>1</sup> ) signal for x4/x8<br>configured DML signal.<br>DMU, an pin will be ignored if MR1 is programmed to disable O<br>The OD DT.                                                                                                                                                                                                                                                                                                                                                      |
| - RAS.<br>CAS. WE   | Input | Comma And Inputs: RAS, CAS and WE (along with CS) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DM, (DMU),<br>(DML) | Input | ta Mask: DM is an input mask signal for write data. Inp<br>Input DaHIGH coincident with that input data during a Write a <sup>ut</sup> data is masked when DM is<br>sampled DQS. For x8 device, the function of DM or TDQS/TDO cess. DM is sampled on both<br>edges of ng in MR1.<br>A11 sett                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BA0 - BA2           | Input | dress Inputs: BA0 - BA2 define to which bank an Activ<br>Bank Ad<br>nd is being applied. Bank address also determines if the, Read, Write or Precharge<br>comma mode register or extended<br>mode register is to be accessed during a MRS cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| A0 - A15            | Input | Address Inputs: Provide the row address for Active commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12/BC have additional functions, see below). The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| A10 / AP            | Input | Auto-precharge: A10 is sampled during Read/Write commands to determine whether<br>Autoprecharge should be performed to the accessed bank after the Read/Write operation.<br>(HIGH: Autoprecharge; LOW: no Autoprecharge).A10 is sampled during a Precharge<br>command to determine whether the Precharge applies to one bank (A10 LOW) or all banks<br>(A10 HIGH). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                                                                                                                                                                                                                                      |
| A12 / BC            | Input | Burst Chop: A12 / BC is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed.<br>(HIGH, no burst chop; LOW: burst chopped). See command truth table for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

\_





| 3 / 33 | ~     |                                                                                                                                                                                                                                                                                                                                                 |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET  | Input | Active Low Asynchronous Reset: Reset is active when $\overrightarrow{\text{RESET}}$ is LOW, and inactive when $\overrightarrow{\text{RESET}}$ is HIGH. RESET must be HIGH during normal operation.<br>RESET is a CMOS rail to rail signal with DC high and low at 80% and 20% of V <sub>DD</sub> , i.e. 1.20V for DC high and 0.30V for DC low. |



| Symbol                                                                                 | Туре              | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|----------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DQ                                                                                     | Input /<br>Output | Data Input/ Output: Bi-directional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| DQU, <del>DQL</del> ,<br>DQS, <del>DQS,</del><br>DQSU, <del>DQSU</del> ,<br>DQSL, DQSL | Input /<br>Output | Data Strobe: output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQS, DQSL, and DQSU are paired with differential signals DQS, DQSL, and DQSU, respectively, to provide differential pair signaling to the system during reads and writes. DDR3 SDRAM supports differential data strobe only and does not support single-ended. |  |
| NC                                                                                     |                   | No Connect: No internal electrical connection is present.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| V <sub>DDQ</sub>                                                                       | Supply            | DQ Power Supply: 1.5 V +/- 0.075 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| V <sub>SSQ</sub>                                                                       | Supply            | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| V <sub>DD</sub>                                                                        | Supply            | Power Supply: 1.5 V +/- 0.075 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| V <sub>SS</sub>                                                                        | Supply            | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| V <sub>REFDQ</sub>                                                                     | Supply            | Reference voltage for DQ                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| V <sub>REFCA</sub>                                                                     | Supply            | Reference voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| ZQ                                                                                     | Supply            | Reference Pin for ZQ calibration                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

#### Note:

Input only pins (BA0-BA2, A0-A15, RAS, CAS, WE, CS, CKE, ODT, DM, and RESET) do not supply termination.



## 1.5 Programming the Mode Registers

For application flexibility, various functions, features and modes are programmable in four Mode Registers, provided by the DDR3 SDRAM, as user defined variables and they must be programmed via a Mode Register Set (MRS) command. As the default values of the Mode Registers (MR#) are not defined, contents of Mode Registers must be fully initialized and/or re-initialized, i.e. written, after power-up and/or reset for proper operation. Also the contents of the Mode Registers can be altered by re-executing the MRS command during normal operation. When programming the mode registers, even if the user chooses to modify only a sub-set of the MRS fields, all address fields within the accessed mode register must be redefined when the MRS command is issued. MRS command and DLL Reset do not affect array contents, which means these commands can be executed any time after power-up without affecting the array contents.

The mode register set command cylce time, tMRD is required to complete the write operation to the mode register and is the minimum time required between two MRS commands shown in Figure 4.



Figure 4. tMRD Timing

The MRS command to Non-MRS command delay, tMOD, is required for the DRAM to update the features, except DLI reset, adn is the minimum time required from an MRS command to a non-MRS command excluding NOP and DES shown in Figure 5.





#### Figure 5. tMOD Timing

The mode register contents c an be changed using the same command and timing requirements during normal operation as long as the DRAM in in idle state, i.e. all banks are in the prec harged state with tRP satisfied, all data bursts are completed and CKE is high prior to writing into the mode register. If the RTT\_NOM Feature is enabled in the Mode Register prior and/or after an MRS Commnad, the ODT Signal must comtinuously be registered LOW en suring RTT is in an off Stated prior to the MRS command. The ODT Signal may be registered high after tMOD has expired. If the RTT\_NOM Feature is disabled in the Mode Register prior and after an MRS command, the ODT Signal can be registred either LOW or HIGH before, during and after the MRS command. The mode registers are divided into various fields depending on the functionality and/or modes.



## 1.6 Mode Register MR0

The mode register stores the data for controlling the various operating modes of DDR3 SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLI reset, WR and DLL control for precharge Power-Down, which include various vendor specific options to make DDR3 SDRAM useful for various applicatons. The mode register is written by asserting low on CS, CAS, WE, BA0, BA1, and BA2, while controlling the states of address pins according to Figure 6.



\*1 : BA2 and A13~A15 are RFU and must be programmed to 0 during MRS.

\*2: WR(write recovery for autoprecharge) min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with tRP to determine tDAL.

\*3: The table only shows the encodings for a given Cas Latency. For actual supported Cas Latency, please refer to speedbin tables for each frequency.

\*4: The table only shows the encodings for Write Recovery. For actual Write recovery timing, please refer to AC timing table.

#### Figure 6. DDR3 SDRAM mode register set (MR0)

www.yxd163.com



### 1.6.1 Burst Length, Type and Order

Accesses within a given burst may be programmed to suquential or interleaved order. The burst type is selected via bit A3 as shown is Figure 6. The ordering of accesses within a burst is determined by the burst length, burst type, and the starting column address as shown in Table 2. The burst length is defined by bits A0-A1. Burst length options include fixed BC4, fixed BL8, an<u>d 'on</u> the fly' which allows BC4 or BL8 to be selected coincident with the registration of a Read or Write command via A12/BC.

| Burst<br>Length | READ/<br>WRITE | Starting<br>Column<br>ADDRESS<br>(A2,A1,A0) | burst type = Sequential<br>(decimal)<br>A3 = 0 | burst type = Interleaved<br>(decimal)<br>A3 = 1 | Notes   |
|-----------------|----------------|---------------------------------------------|------------------------------------------------|-------------------------------------------------|---------|
| 4               | READ           | 000                                         | 0,1,2,3,T,T,T,T                                | 0,1,2,3,T,T,T,T                                 | 1,2,3   |
| Chop            |                | 001                                         | 1,2,3,0,T,T,T,T                                | 1,0,3,2,T,T,T,T,                                | 1,2,3   |
|                 |                | 010                                         | 2,3,0,1,T,T,T,T                                | 2,3,0,1,T,T,T,T                                 | 1,2,3   |
|                 |                | 011                                         | 3,0,1,2,T,T,T,T                                | 3,2,1,0,T,T,T,T                                 | 1,2,3   |
|                 |                | 100                                         | 4,5,6,7,T,T,T,T                                | 4,5,6,7,T,T,T,T                                 | 1,2,3   |
|                 |                | 101                                         | 5,6,7,4,T,T,T,T                                | 5,4,7,6,T,T,T,T                                 | 1,2,3   |
|                 |                | 110                                         | 6,7,4,5,T,T,T,T                                | 6,7,4,5,T,T,T,T                                 | 1,2,3   |
|                 |                | 111                                         | 7,4,5,6,T,T,T,T                                | 7,6,5,4,T,T,T,T                                 | 1,2,3   |
|                 | WRITE          | 0,V,V                                       | 0,1,2,3,X,X,X,X                                | 0,1,2,3,X,X ,X,X                                | 1,2,4,5 |
|                 |                | 1,V,V                                       | 4,5,6,7,X,X,X,X                                | 4,5,6,7,X,X ,X,X                                | 1,2,4,5 |
| 8               | READ           | 000                                         | 0,1,2,3,4,5,6,7                                | 0,1,2,3,4,5,6,7                                 | 2       |
|                 |                | 001                                         | 1,2,3,0,5,6,7,4                                | 1,0,3,2,5,4 ,7,6                                | 2       |
|                 |                | 010                                         | 2,3,0,1,6,7,4,5                                | 2,3,0,1,6,7 ,4,5                                | 2       |
|                 |                | 011                                         | 3,0,1,2,7,4,5,6                                | 3,2,1,0,7,6,5,4                                 | 2       |
|                 |                | 100                                         | 4,5,6,7,0,1,2,3                                | 4,5,6,7,0,1,2,3                                 | 2       |
|                 |                | 101                                         | 5,6,7,4,1,2,3,0                                | 5,4,7,6,1,0,3,2                                 | 2       |
|                 |                | 110                                         | 6,7,4,5,2,3,0,1                                | 6,7,4,5,2,3,0,1                                 | 2       |
|                 |                | 111                                         | 7,4,5,6,3,0,1,2                                | 7,6,5,4,3,2,1,0                                 | 2       |
|                 | WRITE          | V,V,V                                       | 0,1,2,3,4,5,6,7                                | 0,1,2,3,4,5,6,7                                 | 2,4     |

#### Table 2. Burst Type and Burst Order

Notes:

1. In case of burst length being fixed to 4 by MR0 setting, the internal write operation starts two clock cycles earlier than for the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12/BC#, the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be pulled in by two clocks.

2. 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during aburst.

3. T: Ouput driver ofr data and strobes are in high impedance.

4. V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins.

5. X: Don't Care.



#### 1.6.2 CAS Latency

The CAS Latency is defined by MR0 (bits A9-A11) as shown in Figure 6. CAs Latency is the delay, is clock cycles, between the internal Read command and the availability of the first bit of output data. DDR3 SDRAm does not support any half clock latencies. The overall Read Latency (RL) is defined as Additive Latency (AL) + CAS latency (CL); RL = AL + CL. For more information on the supported CL and AL settings based on the operating clock frequency, refer to "Standard Speed Bins". For detailed Read operation refer to "READ Operation".

### 1.6.3 Test Mode

The normal operating mode is selected by MR0 (bit A7 = 0) and all other bits set to the desired values shown in Figure 6. Programming bit A7 to a '1' places the DDR3 SDRAM into a test mode that is only used by the DRAM manufacturer and should NOT be used. No operations or functionality is specified if A7 = 1.

#### 1.6.4 DLL Reset

The DLL Reset bit is self-clearing, meaning it returns back to the value of '0' after the DLL reset function has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time the DLL reset function is used, tDLLK must be met before any functions that require the DLL can be used (i.e. Read commands or ODT synchronous operations.).

#### 1.6.5 Write Recovery

The Programmed WR value MR0 (bits A9, A10, and A11) is used for the auto precharge *t*ature along with tRP to determine tDAL WR(write recovery for auto-precharge)min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR must be programmed to be equal or larger than tWR(min).

## 1.6.6 Precharge PD DLL

MR0 (bit A12) is used to select the DLL usage during precharge power-down mode. When MR0 (A12 = 0), or 'slow-exit', the DLL is frozen afterentering precharge power-down (for potential power savings) and pon exit requires tXPDLL to be met prior to the next valid command. When MR0 (A12 = 1), or 'fast-exit', the DLL is maintained after entering precharge power-down requires tXP to be met prior to the next valid command.



## 1.7 Mode Register MR1

The Mode Register MR1 stores the data for enabling of disabling the DLL, output driver strength, Rtt\_Nom impedance, additive latency, Write leveling enable, TDQS enable and Qoff. The Mode Register 1 is written by asserting low on CS, RAS, CAS, WE, high on BA0 and low on BA1 and BA2, while controlling the states of address pins according to Figure 7.



\*1 : BA2 and A8, A10, and A13~A15 are RFU and must be programmed to 0 during MRS.



Figure 7. MR1 Definition





### 1.7.1 DLL Enable/Disable

The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with MR1 (A0 = 0), the DLL is automatically disabled when entering Self-Refresh operation and is automatically re-enabled upon exit of Self-Refresh operation. Any time the DLL is enabled and subsequently reset, tDLLK clock cycles must occur before a Read or synchronous ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tDQSCK, tAON or tAOF parameters. During tDLLK, CKE must continuously be registered high. DDR3 SDRAM does not require DLL for any Write operation, except when RTT\_WR is enabled and the DLL is required for proper ODT operation. For more detailed information on DLL Disable operation refer to "DLL-off Mode" on page 37.

The direct ODT feature is not supported during DLL-off mode. The on-die termination resistors must be disabled by continuously registering the ODT pin low and/or by programming the RTT\_Nom bits MR1{A9,A6,A2} to {0,0,0} via a mode register set command during DLL-off mode. The dynamic ODT feature is not supported at DLL-off mode. User must use MRS command to set Rtt\_WR, MR2 {A10, A9} = {0,0}, to disable Dynamic ODT externally.

## 1.7.2 Output Driver Impedance Control

The output driver impedance of the DDR3 SDRAM device is selected by MR1 (bits A1 and A5) as shown in Figure 7.

### 1.7.3 ODT Rtt Values

DDR3 SDRAM is capable of providing two different termination values (Rtt\_Nom and Rtt\_WR). The nominal termination value Rtt\_Nom is programmed in MR1. A seperate value (Rtt\_WR) may be programmed in MR2 to enable a unique RTT value when ODT is enabled during writes. The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled.

## 1.7.4 Additive Latency (AL)

Additive Latency (AL) operation is supported to make command and data bus dfficient for sustainable bandwidths in DDR3 SDRAM. In this operation, the DDR3 SDRAM allows a read or write command (either with or without auto-precharge) to be issued immediately after the active command. The command is held for the time of the Additive Latency (AL) before it is issued inside the dece. The Read Latency (RL) is controlled by the sum of the AL and CAS Latency (CL) register settings. Write Latency (WL) is controlled by the sum of the AL and CAS Write Latency (CWL) register settings. A summary of the AL register options are shown in Table.

| A4 | A3 | AL              |
|----|----|-----------------|
| 0  | 1  | 0 (AL Disabled) |
| 0  | 1  | CL - 1          |
| 1  | 0  | CL - 2          |
| 1  | 1  | Reserved        |

#### Table 3. Additive Latency (AL) Settings

Note: AL has a value of CL - 1 or CL - 2 as per the CL values programmed in the MR0 register

#### 1.7.5 Write leveling

For better signal integrity, DDR3 memory module adopted fly-by topology for the commands, addresses, control signals and clocks. The fly-by topology has benefits from reducing number of stubs and their length but in other aspect, caused flight time skew between clock and strobe at every DRAM on DIMM. It makes it difficult ofr the Controller to maintain tDQSS, tDSS and tDSH specification. Therefore, the DDR3 SDRAM supports a 'write leveling' feature to allow the controller to compensate for skew. See "Write Leveling" for mode details.





## 1.7.6 Output Disable

The DDR3 SDRAM oupputs may be enabled/<u>disab</u>led by MR1 (bit A12) as shown in Figure 7. When this feature is enabled (A12=1), all output pins (DQs, DQS, DQS, etc.) are disconnected from the device removing any loading of the output drivers. This feature may be useful when measuring module power for example. For normal operation, A12 should be set to '0'.



### 1.8 Mode Register MR2

The Mode Register MR2 stores the data for controlling refresh related features, Rtt\_WR impedance, and CAS wire latency. The Mode Register 2 is written by asserting low on CS, RAS, CAS, We, high on BA1 and low on BA0 and BA2, while controlling the states of address pins according to the table below.

MR2 Programming:



\*1 : BA2, A5, A8, A11~A15 are RFU and must be programmed to 0 during MRS.

MR3

\*2 : The Rtt\_WR value can be applied during wirtes even when Rtt\_Nom is disabled. During write leveling, Dynamic ODT is not available.

#### Figure 8. MR2 Definition

1

1



## 1.8.1 Partial Array Self-Refresh (PASR)

Optional in DDR3 SDRAM: Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to detemine if DDR3 SDRAM devices support the following options or requirements referred to in this material. If PASR (Partial Array Self-Refresh) is enabled, data located in areas of the array beyond the specified address range shown in Figure 8 wil be maintains if tREFI conditions are met and no Self-Refresh command is issued.

## 1.8.2 CAS Write Latency (CWL)

The CAS Write Latency is defined by MR2 (bits A3-A5), as shown in Figure 8. CAS Write Latency is the delay, in clock cycles, between the internal Write command and the availability of the first bit of input data. DDR3 SDRAM does not support any half clock latencies. The overall Write Latency (WL) is defined as Additive Latency (AL) + CAS Write Latency (CWL); WL = AL + CWL. For detailed Write operation refer to "WRITE Operation".

### 1.8.3 Auto Self-Refresh (ASR) and Self-Refresh Temperature (SRT)

Optional in DDR3 SDRAM: Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determaine if DDR3 SDRAM devices support the following options or requirements referred to in this material. DDR3 SDRAM's must support Self-Refresh operation at all supported temperatures. Applications requiring Self-Refresh operation in the Extended Temperature Range must use the optional ASR function or program the SRT bit appropriately.

## 1.8.4 Dynamic ODT (Rtt\_WR)

DDR3 SDRAM introduces a new feature "Dynamic ODT". In certain application cases andto further enhance signal integrity on the data bus, it is desirable that the termination strength of the DDR3 SDRAM carbe changed without issuing an MRS command. MR2 Register locations A9 and A10 configure the Dynamic ODT setings. In Write leveling mode, only RTT\_Nom is available. For details on Dynamic ODT operation, refer to "Dynamic ODT".



#### 1.9 Mode Register MR3

The Mode Register MR3 controls Multi purpose registers. The Mode Register 3 is written by asserting low on CS, RAS, CAS, WE, high on BA1 and BA0, and low on BA2 while controlling the states of address pins according to the table below.

#### MR3 Programming:



\*1 : BA2, A3-A15 are RFU and must be programmed to 0 during MRS.
\*2 : The predefined pattern will be used for read synchronization.
\*3 : When MPr control is set for normal operation (MR3 A[2]=0) then MR3 A[1:0] will be ignored.

#### Figure 9. MR3 Definition

#### 1.10 Multi-Purpose Register (MPR)

The Multi Purpose Register(MPR) function is used to Read out a predefined system timing calibration bit sequence. To enable the MPR, a MODE Register Set(MRS) command must be issued to MR3 Register with bit A2=1. Prior to issuing the MRS command, all banks must be in the idle state (all banks precharged and tRP met). Once the MPR is enabled, any subsequent RD or RDA commands will be redirected to the Multi Purpose Register. When the MPR is enabled, only RD ro RDA commands are allowed until a subsequent MRS command is issued with the MPR disabled(MR3 bit A2=0). Power-Down mode, Self-Refresh, and any other non-RD/RDA command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode. For detailed MPR operation refer to "Multi Purpose Register".



## 1.10.1 Multi Purpose Register

The Multi Purpose Register (MPR) function is used to Read out a predefined system timing calibration bit sequence. The basic concept of the MPR is shown in Figure 10.



Figure 10. MPR Block Diagram

The enable the MPR, a MODE Register Set (MRS) command must be issued to MR3 Register with bit A2=1, as shown in Table 5. Prior to issuing the MRS command, all banks must be in the idle in the idle state (all banks precharged and tRP met). Once the MPR is enabled, any subsequent RD or RDA commands will be redirected to the Multi Purpose Register. The resulting operation when a RD or RDA command is issued is defined by MR3 bits A[1:0] when the MPR is enabled as shown in Table 6. When the MPR is enabled, only RD or RDA commands are a llowed until a subsequent MRS command is issued with the MPR disabled(MR3 bit A2=0). Note that in MPR mode RDA has the same functionality as a READ command which means the auto precharge part of RDA is ignored. Power-Down mode, Self-Refresh, and any other non-RD/RDA command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode.

| MR3 A[2] | MR3 A[1:0]               | Function                                                                                                                                |
|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| MPR      | MPR-Loc                  |                                                                                                                                         |
| Ob       | don't care<br>(0b or 1b) | Normal operation, no MPR transaction.<br>All subsequent Reads will come from DRAM array.<br>All subsequent Write will go to DRAM array. |
| 1b       | See<br>Table 12          | Enable MPR mode, subsequent RD/RDA commands defined by MR3<br>A[1:0]                                                                    |



## 1.10.2 MPR Functional Description

- One bit wide logical interface via all DQ pins during READ operation.
- Register Read on x16:
  - DQL[7:1] and DQU[7:1] either drive the same information as DQ[0], or they drive 0b.
- Addressing during for Multi Purpose Register reads for all MPR agents:
  - BA[2:0]: don't care
  - A[1:0]: A[1:0] must be equal to '00'b.Data read burst order in nibble is fixed.
  - A[2]: For BL=8, A[2] must be equal to 0b, burst order is fixed to [0,1,2,3,4,5,6,7],\* For Burst Chop 4 cases, the burst order is switched on nibble base A[2]=0b, Burst order: 0,1,2,3\* A[2]=1b, Burst order: 4,5,6,7\*
  - A[9:3]: don't care
  - A10/AP: don't care
  - A12/BC: Selects burst chop mode on-the-fly, if enabled within MR0.
  - A11,A13,...(if available): don't care
- Regular interface functionality during register reads:
  - Support two Burst Ordering which are switched with A2 and A[1:0]=00b.
  - Support of read burst chop (MRS and on-the-fly via A12/BC)
  - All other address bits (remaining column address bits including A10, all bank address bits) will be ignored by the DDR3 SDRAM.
  - Regular read latencies and AC timings apply.
  - DLL must be locked prior to MPR Reads.

Note: \* Burst order bit 0 is assigned to LSB and burst order bit 7 is assigned to MSB of the selected MPR agent.



## 1.10.3 MPR Register Address Definition

Table 6 provides an overview of the available data locations, how they are addressed by MR3 A[1:0] during a MRS to MR3, and how their individual bits are mapped into the burst order bits during a Multi Purpose Register Read.

| MR3<br>A[2] | MR3<br>A[1:0]                                                                                                      | Function                                             | Burst<br>Length | Read<br>Address<br>A[2:0] | Burst Order and Data Pattern                                              |                             |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|---------------------------|---------------------------------------------------------------------------|-----------------------------|--|--|
|             |                                                                                                                    |                                                      | BL8             | 000b                      | Burst order 0,1,2,3,4,5,6,7<br>Pre-defined Data Pattern [0,1,0,1,0,1,0,1] |                             |  |  |
| 1b          | 00b                                                                                                                | Read predefined<br>Pattern for System<br>Calibration | BC4             | 000b                      | Burst order 0,1,2,3<br>Pre-defined Data Pattern [0,1,0,1]                 |                             |  |  |
|             |                                                                                                                    | Calibration                                          | BC4             | 100b                      | Burst order 4,5,6,7<br>Pre-defined Data Pattern [0,1,0,1]                 |                             |  |  |
|             |                                                                                                                    |                                                      |                 | BL8                       | 000b                                                                      | Burst order 0,1,2,3,4,5,6,7 |  |  |
| 1b          | 01b                                                                                                                | RFU                                                  | BC4             | 000b                      | Burst order 0,1,2,3                                                       |                             |  |  |
|             |                                                                                                                    |                                                      | BC4             | 100b                      | Burst order 4,5,6,7                                                       |                             |  |  |
|             |                                                                                                                    |                                                      | BL8             | 000b                      | Burst order 0,1,2,3,4,5,6,7                                               |                             |  |  |
| 1b          | 10b                                                                                                                | l0b RFU                                              | BC4             | 000b                      | Burst order 0,1,2,3                                                       |                             |  |  |
|             |                                                                                                                    |                                                      | BC4             | 100b                      | Burst order 4,5,6,7                                                       |                             |  |  |
|             |                                                                                                                    |                                                      | BL8             | 000b                      | Burst order 0,1,2,3,4,5,6,7                                               |                             |  |  |
| 1b          | 11b                                                                                                                | b RFU                                                | BC4             | 000b                      | Burst order 0,1,2,3                                                       |                             |  |  |
|             |                                                                                                                    |                                                      | BC4             | 100b                      | Burst order 4,5,6,7                                                       |                             |  |  |
|             | Note: Burst order bit 0 is assigned to LSB and the burst order bit 7 is assigned to MSB of the selected MPR agent. |                                                      |                 |                           |                                                                           |                             |  |  |

| Table 6. | MPR | MR3 | Register | Definition |
|----------|-----|-----|----------|------------|
|          |     |     |          |            |

## 1.10.4 Relevant Timing Parameters

The following AC timing parameters are important for operating the Multi Purpose Register: tRP, tMRD, tMOD, and tMPRR. For more details refer to "Electrical Characteristics & AC Timing for 800Mhz" on page 71.

#### 1.10.5 Protocol Example

Protocol Example (This is one example):

Read out predetermined read-calibration pattern.

Description: Multiple reads from Multi Purpose Register, in order to do system level read timing calibration based on predetermined and standardized pattern.

Protocol Steps:

- Precharge All.
- Wait until tRP is satisfied.
- MRS MR3, Opcode "A2=1b" and "A[1:0]=00b"
  - Redirect all subsequent reads into the Multi Purpose Register, and load Pre-defined pattern into MPR.
- Wait until tMRD and tMOD are satisfied (Multi Purpose Register is then ready to be read). During the

www.yxd163.com



- period MR3 A2=1, no data write operation is allowed.
- Read:
  - A[1:0]='00'b (Data burst order is fixed starting at nibble, always 00b here)
  - A[2]='0'b (For BL=8, burst order is fixed as 0,1,2,3,4,5,6,7)
  - A12/BC=1 (use regular burst length of 8)
  - All other address pins (including BA[2:0] and A10/AP): don't care
- After RL=AL+CL, DRAM bursts out the predefined Read Calibration Pattern.
- Memory controller repeats these calibration reads until read data capture at memory controller is optimized.
- After end of last MPR read burst, wait until tMPRR is satisfied.
- MRS MR3, Opcode "A2=0b" and "A[1:0]=valid data but value are don't care"
  - All subsequent read and write accesses will be regular reads and writes from/to the DRAM array.
- Wait until tMRD and tMOD are satisfied.
- · Continue with "regular" DRAm commands, like activate a memory bank for regular read or write access,...



Figure 11. MPR Readout of predefined pattern, BL8 fixed burst order, single readout





ut of predefined pattern, BL8 fixed burstorder Figure 12. MPR Reado , back-to-back readout





### Figure 13. MPR Readout of predefined pattern, BC4, lower nibble then upper readout





Figure 14. MPR Rea dout of predefined pattern, BC4, upper nibble then lower readout



## 2. Command Description

### **2.1 Command Truth Table**

- (a) note 1,2,3,4 apply to the entire Command Truth Table
- (b) Note 5 applies to all Read/Write command

[BA = Bank Address, RA = Rank Address, CA = Column Address, BC = Burst Chop, X = Don't Care, V = Valid]

|                                                    |                  | Cł                    | ٢E                   |        |          |               |               |             |             |                     |            |                   |              |
|----------------------------------------------------|------------------|-----------------------|----------------------|--------|----------|---------------|---------------|-------------|-------------|---------------------|------------|-------------------|--------------|
| Function                                           | Abbrev<br>iation | Previ<br>ous<br>Cycle | Curre<br>nt<br>Cycle | CS     | RAS      | CAS           | WE            | BA0-<br>BA3 | A13-<br>A15 | A <u>12</u> -<br>BC | A10-<br>AP | A0-<br>A9,<br>A11 | Notes        |
| Mode Register Set                                  | MRS              | Н                     | Н                    | L      | L        | L             | L             | BA          |             | OP (                | Code       |                   |              |
| Refresh                                            | REF              | Н                     | Н                    | L      | L        | L             | Н             | V           | V           | V                   | V          | V                 |              |
| Self Refresh Entry                                 | SRE              | Н                     | L                    | L      | L        | L             | Н             | V           | V           | V                   | V          | V                 | 7,9,12       |
| Self Refresh Exit                                  | SRX              | L                     | н                    | H      | H<br>H   | ×⊒ ⊥          | H<br>H        | V<br>BA     | V           | V                   | V          | V                 | 7,8,9,1<br>2 |
| Single Bank Precharge                              | PRE              | Н                     | н                    |        | <u>L</u> | <u>н</u>      |               | V           | V           | V                   | L          | V                 |              |
| Precharge all Banks                                | PREA             | <br>H                 | <u>п</u><br>Н        |        | <u>L</u> | <u>п</u><br>Н | <u>ь</u><br>Н | BA          | V           | V                   | Н          | V                 |              |
| Bank Activate                                      | ACT              | н                     | н                    |        | <u> </u> |               |               | BA          | ⊳₌Ro        | w Add               | ress (R    | A)                |              |
| Write (Fixed BL8 or BC4)                           | WR               |                       | Н                    |        | —<br>H   | <b>L</b>      |               | BA          | RFU         | V                   | L          | CA                |              |
| Write (BC4, on the Fly)                            | WRS4             | нні                   |                      |        |          | <b>L</b>      | <u> </u>      |             | REU         | L                   | L          | CA                |              |
| Write (BL8, on the Fly)                            | WRS8             |                       | ╺᠊ᠠᡝᡄᡄ᠊ᠮ             |        | <u> </u> |               |               | 2           |             | Н                   | L          | CA                |              |
| Write with Auto<br>Precharge<br>(Fixed BL8 or BC4) | WRA              | Н                     | Н                    | L      | Н        | L             | Î             | BA          | R<br>FU     | V                   | Н          | CA                |              |
| Write with Auto<br>Precharge<br>(BC4, on the Fly)  | WRAS<br>4        | Н                     | Н                    | L      | Н        | L             | L             | BA          | R<br>FU     | L                   | Н          | CA                |              |
| Write with Auto<br>Precharge<br>(BL8, on the Fly)  | WRAS<br>8        | Н                     | Н                    | Ľ      | Н        | L             | L             | BA          | R<br>FU     | Н                   | Н          | CA                |              |
| Read (Fixed BL8 or BC4)                            | RD               | Н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | V                   | L          | CA                |              |
| Read (BC4, on the Fly)                             | RDS4             | н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | L                   | L          | CA                |              |
| Read (BL8, on the Fly)                             | RDS8             | Н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | Н                   | L          | CA                |              |
| Read with Auto<br>Precharge<br>(Fixed BL8 or BC4)  | RDA              | Н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | V                   | Н          | CA                |              |
| Read with Auto<br>Precharge<br>(BC4, on the Fly)   | RDAS4            | Н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | L                   | Н          | CA                |              |
| Read with Auto<br>Precharge<br>(BL8, on the Fly)   | RDAS8            | Н                     | Н                    | L      | Н        | L             | Н             | BA          | RFU         | Н                   | Н          | CA                |              |
| No Operation                                       | NOP              | Н                     | Н                    | L      | Н        | Н             | Н             | V           | V           | V                   | V          | V                 | 10           |
| Device Deselected                                  | DES              | Н                     | Н                    | Н      | Х        | Х             | Х             | Х           | Х           | Х                   | Х          | Х                 | 11           |
| Power Down Entry                                   | PDE              | Н                     | L                    | L<br>H | H<br>V   | H<br>V        | H<br>V        | V           | V           | V                   | V          | V                 | 6,12         |

www.yxd163.com



| V Previ<br>ous<br>Cycle | Curre<br>nt<br>Cycle | cs    | RAS     | CAS     | WE        | BA0-<br>BA3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A13-<br>A15                                                                                   | A <u>12</u> -<br>BC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | A10-<br>AP                                                                                                                                      | A0-<br>A9,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------|----------------------|-------|---------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                      |       |         |         |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                 | A11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                         | н                    | L     | Н       | Н       | Н         | v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V                                                                                             | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V                                                                                                                                               | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 6,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                         |                      | Н     | V       | V       | V         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | v                                                                                             | v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | v                                                                                                                                               | v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0,12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Н                       | Н                    | L     | Н       | Н       | L         | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Х                                                                                             | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Н                                                                                                                                               | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| н                       | Н                    | L     | Н       | Н       | L         | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Х                                                                                             | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | L                                                                                                                                               | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                         |                      | . H H | . H H L | H H L H | H H L H H | -         H         V         V         V           H         H         L         H         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L | H         V         V         V           H         H         L         H         L         X | H         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V         V | -         H         V         V         V         I         I           H         H         L         H         H         L         X         X | H         V         V         V         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I | H         V         V         V         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I         I |

- 1. All DDR3 SDRAM commands are defined by states of  $\overline{\text{CS}}$ ,  $\overline{\text{RAS}}$ ,  $\overline{\text{CAS}}$ ,  $\overline{\text{WE}}$  and CKE at the rising edge of the clock. The MSB of BA, RA and CA are device density and configuration dependent.
- 2. RESET is Low enable command which will be used only for asynchronous reset so must be maintained HIGHduring any function.
- 3. Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended)Mode Register.
- 4. "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".
- 5. Burst reads or writes cannot be terminated or interrupted and Fixed/on the Fly BL will be defined by MRS.
- 6. The Power Down Mode does not perform any refresh operation.
- 7. The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.
- 8. Self Refresh Exit is asynchronous.
- 9. VREF (Both VrefDQ and VrefCA) must be maintained during Self Refresh operation.
- 10. The No Operation command should be used in cases when the DDR3 SDRAM is in an idle or wait state. The purpose of the No Operation command(NOP) is to prevent the DDR3 SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle.
- 11. The Deselect command performs the same function as No Operation command.
- 12. Refer to the CKE Truth Table for more detail with CKE transition.



## 2.2 CKE Truth Table

- a) Notes 1-7 apply to the entire CKE Truth Table.
- b) CKE low is allowed only if tMRD and tMOD are satisfied.

|                            | CKECurrent State2Previous<br>Cycle1<br>(N-1)Current<br>Cycle1<br>Cycle1<br>(N)Command (N)3<br>RAS, CAS,<br>WE, CS |                 | - · · · · · · · · · · · · · · · · · · · |                            |             |
|----------------------------|-------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------|----------------------------|-------------|
| Current State <sup>2</sup> |                                                                                                                   |                 | Action (N) <sup>3</sup>                 | Notes                      |             |
| Power-Down                 | L                                                                                                                 | L               | Х                                       | Maintain Power-Down        | 14, 15      |
| FOWEI-DOWII                | Power-Down L H                                                                                                    |                 | DESELECT or NOP                         | Power-Down Exit            | 11,14       |
| Self-Refresh               | L L X                                                                                                             |                 | Х                                       | Maintain Self-Refresh      | 15,16       |
| Sell-Reliesh               | L                                                                                                                 | Н               | DESELECT or NOP                         | Self-Refresh Exit          | 8,12,16     |
| Bank(s) Active             | Н                                                                                                                 | L               | DESELECT or NOP                         | Active Power-Down Entry    | 11,13,14    |
| Reading                    | Н                                                                                                                 | L               | DESELECT or NOP                         | Power-Down Entry           | 11,13,14,17 |
| Writing                    | Н                                                                                                                 | L               | DESELECT or NOP                         | Power-Down Entry           | 11,13,14,17 |
| Precharging                | Н                                                                                                                 | L               | DESELECT or NOP                         | Power-Down Entry           | 11,13,14,17 |
| Refreshing                 | Н                                                                                                                 | L               | DESELECT or NOP                         | Precharge Pover-Down Entry | 11          |
| All Banks Idle             | Н                                                                                                                 | L               | DESELECT or NOP                         | Precharge Pover-Down Entry | 11,13,14,18 |
| All Dallks lule            | Н                                                                                                                 | L               | REFRESH                                 | Self-Re fresh              | 9,13,18     |
| For n                      | nore details wit                                                                                                  | h all signals S | ee "2.1 Command Truth                   | Table" on page 29          | 10          |

- 1. CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.
- 2. Current state is defined as the state of the DDR3 SDRAM immediately prior to clock edge N.
- 3. COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here.
- 4. All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.
- The state of ODT does not affect the states described in this table. The ODT function is not available during Self-Refresh.
- 6. tCKEmin of [TBD] clocks means CKE must be registered on [TBD] consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the [TBD] clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of tIS + [TBD] + tIH.
- 7. DESELECT and NOP are defined the Command Truth Table.
- 8. On Self-Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied.
- 9. Self-Refresh mode can only be entered from the All Banks Idle state.
- 10. Must be a legal command as defined in the Command Truth Table.
- 11. Valid commands for Power-Down Entry and Exit are NOP and DESELECT only.
- 12. Valid commands for Self-Refresh Exit are NOP and DESELECT only.
- 13. Self-Refresh can not be entered during Read or Write operations. For a detailed list of restrictions **see 8.1 on page 41**.
- 14. The Power-Down does not perform any refresh operations.
- 15. "X" means "don't care" (including floating around VREF) in Self-Refresh and Power-Down. It also applies to Address pins.
- 16. VREF (Both Vref\_DQ and Vref\_CA) must be maintained during Self-Refresh operation.
- 17. If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered.
- 18. 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (tXS, tXP, tXPDLL, etc).



## **3. ABSOLUTE MAXIMUM RATINGS**

| Symbol    | Parameter                           | Rating            | Units | Notes |
|-----------|-------------------------------------|-------------------|-------|-------|
| VDD       | Voltage on VDD pin relative to Vss  | - 0.4 V ~ 1.975 V | V     | ,3    |
| VDDQ      | Voltage on VDDQ pin relative to Vss | - 0.4 V ~ 1.975 V | V     | ,3    |
| VIN, VOUT | Voltage on any pin relative to Vss  | - 0.4 V ~ 1.975 V | V     |       |
| TSTG      | Storage Temperature                 | -55 to +100       |       | , 2   |

- Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
- 3. VDD and VDDQ must be within 300mV of each other at all times; and VREF must not be greater than 0.6XVDDQ,When VDD and VDDQ are less than 500mV; VREF may be equal to or less than 300mV.



## 4. Operating Conditions

## 4.1 OPERATING TEMPERATURE CONDITION

| Symbol | Parameter                     | Rating   | Units | Notes |
|--------|-------------------------------|----------|-------|-------|
| TOPER  | Operating Temperature (Tcase) | 0 to 85  | °C    | 2     |
| TOPER  | Extended Temperature Range    | 85 to 95 | °C    | 1,3   |

#### Notes:

- 1. Operating Temperature TOPER is the case surface temperature on the center / top side of the DRAM. For measurement conditions, please refer to the JEDEC document JESD51-2.
- 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between 0 - 85oC under all operating conditions.
- 3. Some applications require operation of the DRAM in the Extended Temperature Range between 85°C and 95°C case temperature. Full specifications are guaranteed in this range, but the following additional conditions apply:
  - a) Refresh commands must be doubled in frequency, therefore reducing the Refresh interval tREFI to 3.9 µs. (This double refresh requirement may not apply for some devices.) It is also possible to specify a component with 1X refresh (tREFI to 7.8µs) in the Extended Temperature Range. Please refer to the DIMM SPD for option availability.
  - b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2A6 = 0b and MR2A7 = 1b) or enable the optional Auto Self-Refresh mode (MR2A6 = 1b and MR2A7 = 0b).

## 4.2 RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter                 |       | Rating |       |       |       |
|--------|---------------------------|-------|--------|-------|-------|-------|
| Symbol | Parameter                 | Min.  | Тур.   | Max.  | Units | Notes |
| VDD    | Supply Voltage            | 1.425 | 1.500  | 1.575 | V     | 1,2   |
| VDDQ   | Supply Voltage for Output | 1.425 | 1.500  | 1.575 | V     | 1,2   |

- 1. Under all conditions, VDDQ must be less than or equal to VDD.
- 2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.



# 5. AC and DC Input Measurement Levels

# 5.1 AC and DC Logic Input Levels for Single-Ended Signals

#### Single Ended AC and DC Input Levels

| Symbol                 | Parameter                             | Min          | Мах          | Unit | Notes |
|------------------------|---------------------------------------|--------------|--------------|------|-------|
| VIH(DC)                | DC input logic high                   | Vref + 0.100 | VDD          | V    | 1     |
| VIL(DC)                | DC input logic low                    | VSS          | Vref - 0.100 | V    | 1     |
| VIH(AC)                | AC input logic high                   | Vref + 0.175 | -            | V    | 1, 2  |
| VIL(AC)                | AC input logic low                    |              | Vref - 0.175 | V    | 1, 2  |
| V <sub>RefDQ(DC)</sub> | Reference Voltage for DQ, DM inputs   | 0.49 * VDD   | 0.51 * VDD   | V    | 3, 4  |
| V <sub>RefCA(DC)</sub> | Reference Voltage for ADD, CMD inputs | 0.49 * VDD   | 0.51 * VDD   | V    | 3, 4  |

#### Notes:

1. For DQ and DM, Vref = VrefDQ. For input any pins except RESET, Vref = VrefCA.

2. The "t.b.d." entries might change based on overshoot and undershoot specification.

3. The ac peak noise on  $V_{\text{Ref}}$  may not allow  $V_{\text{Ref}}$  to deviate from  $V_{\text{Ref}(DC)}$  by more than +/-1% VDD (for reference: approx. +/- 15 M).

4. For reference: approx. VDD/2 +/- 15 mV.

The dc-tolerance limits and ac-noise limits for the reference voltages VRefCA and VRefDQ are illustrated in below Figure. It shows a valid reference voltage VRef (t) as a function of time. (VRef stands for VRefCA and VRefDQ likewise).

VRef (DC) is the linear average of VRef (t) over a very long period of time (e.g. 1 sec). This average has to meet the min/max requirements in Table.

Furthermore VRef (t) may temporarily deviate from VRef (DC) by no more than +/- 1% VDD.



#### Illustration of Vref (DC) tolerance and Vref ac-noise limits



# 5.2 AC and DC Logic Input Levels for Differential Signals

| Symbol  | Parameter                     | Min     | Max     | Unit | Notes |
|---------|-------------------------------|---------|---------|------|-------|
| VIHdiff | Differential input logic high | + 0.200 | -       | V    | 1     |
| VILdiff | Differential input logic low  |         | - 0.200 | V    | 1     |

Note1.

Refer to "Overshoot and Undershoot Specification on page 25"

# 5.3 Differential Input Cross Point Voltage

To guarantee tight setup and hold times as well as output <u>skew</u> parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK and DQS, DQS) must meet the requirements below table. The differential input cross point voltage VIX is measured from the actual cross point of true and complement signal to the midlevel between of VDD and VSS.



Vix Definition

Cross point voltage for differential input signals (CK, DQS)

| Symbol          | Parameter                      | Min   | Мах | Unit | Notes |
|-----------------|--------------------------------|-------|-----|------|-------|
| Vaz             | Differential Input Cross Point | - 150 | 150 | mV   |       |
| V <sub>IX</sub> | Voltage relative to VDD/2      | - 150 | 150 | IIIV |       |



# 5.4 Slew Rate Definitions for Single Ended Input Signals

#### 5.4.1 Input Slew Rate for Input Setup Time (tIS) and Data Setup Time (tDS)

Setup (tIS and tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VRef and the first crossing of VIH (AC) min. Setup (tIS and tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VRef and the first crossing of VIL (AC) max.

#### 5.4.2 Input Slew Rate for Input Hold Time (tIH) and Data Hold Time (tDH)

Hold nominal slew rate for a rising signal is defined as the slew rate between the last crossing of VIL (DC) max and the first crossing of VRef. Hold (tIH and tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of VIH (DC) min and the first crossing of VRef.

| Description                                   | Meas         | sured                    | Defined by        | Annliachla far |  |  |
|-----------------------------------------------|--------------|--------------------------|-------------------|----------------|--|--|
| Description                                   | Min          | Мах                      | Defined by        | Applicable for |  |  |
| Input slew rate for rising edge               | Vref         | VIH (AC) min             | VIH (AC) min-Vref |                |  |  |
|                                               |              | · · · · (, (c) · · · · · | Delta TRS         | Setup          |  |  |
| Input slew rate for falling edge              | Vref         | VIL (AC) max             | Vref-VIL (AC) max | (tIS, tDS)     |  |  |
|                                               | Vici         |                          | Delta TFS         |                |  |  |
| Input slew rate for rising edge               | VIL (DC) max | Vref                     | Vref-VIL (DC) max |                |  |  |
| Input siew rate for fising edge               |              | Vici                     | Delta TFH         | Hold           |  |  |
| Input slew rate for falling edge VIH (DC) mir |              | Vref                     | VIH (DC) min-Vref | (tIH, tDH)     |  |  |
| Input slew rate for falling edge              |              | VICI                     | Delta TRH         |                |  |  |

#### Single-Ended Input Slew Rate Definition



#### Input Nominal Slew Rate Definition for Single-Ended Signals

www.yxd163.com



# 5.5 Slew Rate Definitions for Differential Input Signals

Input slew rate for differential signals (CK, CK and DQS, DQS) are defined and measured as shown in Table and Figure .

| Description                                                                            | Meas       | ured       | Defined by                           |
|----------------------------------------------------------------------------------------|------------|------------|--------------------------------------|
| Description                                                                            | Min        | Max        | Defined by                           |
| Diffe <u>ren</u> tial input s <u>lew ra</u> te for rising edge<br>(CK-CK and DQS-DQS)  | VILdiffmax | VIHdiffmin | VIHdiffmin-VILdiffmax<br>DeltaTRdiff |
| Diffe <u>ren</u> tial input s <u>lew ra</u> te for falling edge<br>(CK-CK and DQS-DQS) | VIHdiffmin | VILdiffmax | VIHdiffmin-VILdiffmax<br>DeltaTFdiff |

#### Note:

The differential signal (i.e. CK-CK and DQS-DQS) must be linear between these thresholds.



Differential Input Slew Rate Definition for DQS, DQS# and CK, CK#



# 6. AC and DC Output Measurement Levels

# 6.1 Single Ended AC and DC Output Levels

Table shows the output levels used for measurements of single ended signals.

| Symbol  | Parameter                                                 | 800/900MHz & 1.0GHz | Unit | Notes |
|---------|-----------------------------------------------------------|---------------------|------|-------|
| VOH(DC) | DC output high measurement level (for IV curve linearity) | 0.8 x VDDQ          | V    |       |
| VOM(DC) | DC output mid measurement level (for IV curve linearity)  | 0.5 x VDDQ          | V    |       |
| VOL(DC) | DC output low measurement level (for IV curve linearity)  | 0.2 x VDDQ          | V    |       |
| VOH(AC) | AC output high measurement level (for output SR)          | VTT + 0.1 x VDDQ    | V    | 1     |
| VOL(AC) | AC output low measurement level (for output SR)           | VTT - 0.1 x VDDQ    | V    | 1     |

1. The swing of  $\pm$  0.1 x VDDQ is based on approximately 50% of the static single ended output high or low swing with a driver impedance of 40 $\Omega$  and an effective test load of 25 $\Omega$  to VTT = VDDQ / 2.

#### 6.1.1 Differential AC and DC Output Levels

Below table shows the output levels used for measurements of differential signals.

| Symbol       |                                                                | 900MHz &                     | Unit | Notes |
|--------------|----------------------------------------------------------------|------------------------------|------|-------|
| VOHdiff (AC) | AC differential ou tput high measurement level (for output SR) | <b>.0GHz</b><br>+ 0.2 x VDDO | V    | 1     |
| . ,          | AC differential ou tput low measurement level (for output SR)  | - 02 x VDDQ                  | V    | 1     |
|              |                                                                |                              |      |       |

1. The swing of  $\pm$  0.2 x VDDQ is b ased on approximately 50% of the static differential output high or low swing with

a driver impedance of  $40\Omega$  and an effective test load of  $25\Omega$  to VTT = VDDQ/2 at each of the differential outputs.

### 6.2 Single Ended Output Slew Rate

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOL(AC) and VOH(AC) for single ended signals as shown in Table and Figure.

| Description                                    | - Star    |             | Defined by      |
|------------------------------------------------|-----------|-------------|-----------------|
| Description                                    |           |             | Defined by      |
| Single ended output slew rate for rising edge  | VOL(AC)   | VOH(AC)     | VOH(AC)-VOL(AC) |
|                                                | VOE(/(0)) | VOI ((/ (O) | DeltaTRse       |
| Single ended output slew rate for falling edge | VOH(AC)   | VOL(AC)     | VOH(AC)-VOL(AC) |
|                                                |           | VOL(AO)     | DeltaTFse       |

#### Note:

Output slew rate is verified by design and characterisation, and may not be subject to production test.



## Single Ended Output Slew Rate Definition



Single Ended Output Slew Rate Definition

#### **Output Slew Rate (single-ended)**

| Parameter                     |       |     | Hz  | Units |
|-------------------------------|-------|-----|-----|-------|
| Farameter                     |       |     | Max | Units |
| Single-ended Output Slew Rate | SRQse | 2.5 | 5   | V/ns  |
| *** For Ron = RZQ/7 setting   |       |     |     |       |



# **6.3 Differential Output Slew Rate**

With the reference load for timing measurements, output slew rate for falling and rising edges is defined and measured between VOLdiff (AC) and VOHdiff (AC) for differential signals as shown in Table and Figure .

#### **Differential Output Slew Rate Definition**

| Description                                    | Meas                                                  | sured        | Defined by                                                 |  |  |  |             |
|------------------------------------------------|-------------------------------------------------------|--------------|------------------------------------------------------------|--|--|--|-------------|
| Description                                    | From To                                               |              | Defined by                                                 |  |  |  |             |
| Differential output alow rate for rising edge  |                                                       |              | VOHdiff (AC)-VOLdiff (AC)                                  |  |  |  |             |
| Differential output slew rate for rising edge  | VOLdiff (AC)                                          | VOHdiff (AC) | DeltaTRdiff                                                |  |  |  |             |
| Differential output alow rate for folling adap |                                                       |              | VOHdiff (AC)-VOLdiff (AC)                                  |  |  |  |             |
| Differential output slew rate for falling edge | out slew rate for falling edge VOHdiff (AC) VOLdiff ( |              | Itput slew rate for falling edge VOHdiff (AC) VOLdiff (AC) |  |  |  | DeltaTFdiff |

#### Note:

Output slew rate is verified by design and characterization, and may not be subject to production test.



Differential Output Slew Rate Definition

#### **Differential Output Slew Rate Definition**

#### Differential Output Slew Rate

| Parameter                     | Parameter Symbol |     | 800/900MHz & 1.0GHz |       |  |
|-------------------------------|------------------|-----|---------------------|-------|--|
| Farameter                     | Min              | Min | Мах                 | Units |  |
| Differential Output Slew Rate | SRQdiff          | 5   | 10                  | V/ns  |  |

\*\*\*For Ron = RZQ/7 setting



# 6.4 Reference Load for AC Timing and Output Slew Rate

Figure represents the effective reference load of 25 ohms used in defining the relevant AC timing parameters of the device as well as output slew rate measurements.

It is not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Reference Load for AC Timing and Output Slew Rate



# 7. Overshoot and Undershoot Specifications 7.1 Address and Control Overshoot and Undershoot Specifications

#### AC Overshoot/Undershoot Specification for Address and Control Pins

| Description                                    | Specification |           |           |  |
|------------------------------------------------|---------------|-----------|-----------|--|
| Description                                    | 800MHz        | 900MHz    | 1.0GHz    |  |
| Maximum peak amplitude allowed for             | 0.4V          | 0.4V      | 0.4V      |  |
| overshoot area (see Figure)                    | 0.4v          | 0.4v      | 0.4v      |  |
| Maximum peak amplitude allowed for             | 0.4V          | 0.4V      | 0.4V      |  |
| undershoot area (see Figure)                   | 0.70          | 0.77      | 0.77      |  |
| Maximum overshoot area above VDD (See Figure)  | 0.33 V-ns     | 0.28 V-ns | 0.27 V-ns |  |
| Maximum undershoot area below VSS (See Figure) | 0.33 V-ns     | 0.28 V-ns | 0.27 V-ns |  |







# 7.2 Clock, Data, Strobe and Mask Overshoot and Undershoot Specifications

#### AC Overshoot/Undershoot Specification for Clock, Data, Strobe and Mask

| Description                                     | Specification |           |           |  |  |
|-------------------------------------------------|---------------|-----------|-----------|--|--|
| Description                                     | 800MHz        | 900MHz    | 1.0GHz    |  |  |
| Maximum peak amplitude allowed for              | 0.4V          | 0.4V      | 0.4V      |  |  |
| overshoot area (see Figure)                     | 0.40          | 0.40      |           |  |  |
| Maximum peak amplitude allowed for              | 0.41/         | 0.41/     | 0.41/     |  |  |
| undershoot area (see Figure)                    | 0.4V          | 0.4V      | 0.4V      |  |  |
| Maximum overshoot area above VDDQ (See Figure)  | 0.13 V-ns     | 0.11 V-ns | 0.10 V-ns |  |  |
| Maximum undershoot area below VSSQ (See Figure) | 0.13 V-ns     | 0.11 V-ns | 0.10 V-ns |  |  |







# 7.3 34 ohm Output Driver DC Electrical Characteristics

A functional representation of the output buffer is shown in Figure . Output driver impedance RON is defined by the value of the external reference resistor RZQ as follows:

RON34 = RZQ / 7 (nominal 34.3 W  $\pm$ 10% with nominal RZQ = 240 W  $\pm$  1%)

The individual pull-up and pull-down resistors (RONPu and RONPd) are defined as follows:

$$RON_{Pu} = \frac{V_{DDQ} \quad V_{Out}}{|I_{Out}|}$$

under the condition that RONPd is turned off

$$RON_{Pd} = \frac{V_{Out}}{|I_{Out}|}$$

under the condition that RONPu is turned off



Output Driver: Definition of Voltages and Currents



| <i>RON</i> Nom                          | Resistor            | V <sub>Out</sub>                              | min | nom | max  | Unit               | Notes   |
|-----------------------------------------|---------------------|-----------------------------------------------|-----|-----|------|--------------------|---------|
|                                         |                     | $V_{\text{OLdc}}$ = 0.2 × $V_{\text{DDQ}}$    | 0.6 | 1.0 | 1.1  | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         | RON <sub>34Pd</sub> | $V_{\text{OMdc}}$ = 0.5 × $V_{\text{DDQ}}$    | 0.9 | 1.0 | 1.1  | $R_{ZQ}/7$         | 1, 2, 3 |
| <b>34</b> Ω                             | 4.0                 | $V_{\text{OHdc}}$ = 0.8 × $V_{\text{DDQ}}$    | 0.9 | 1.0 | 1.4  | R <sub>ZQ</sub> /7 | 1, 2, 3 |
| 34 52                                   | RON <sub>34Pu</sub> | $V_{\text{OLdc}} = 0.2 \times V_{\text{DDQ}}$ | 0.9 | 1.0 | 1.4  | R <sub>ZQ</sub> /7 | 1, 2, 3 |
|                                         |                     | $V_{\text{OMdc}}$ = 0.5 × $V_{\text{DDQ}}$    | 0.9 | 1.0 | 1.1  | $R_{ZQ}/7$         | 1, 2, 3 |
|                                         |                     | $V_{\text{OHdc}}$ = 0.8 × $V_{\text{DDQ}}$    | 0.6 | 1.0 | 1.1  | R <sub>ZQ</sub> /7 | 1, 2, 3 |
| Mismatch between pull-up and pull-down, |                     | V <sub>OMdc</sub>                             | -10 |     | +10  | %                  | 1, 2, 4 |
| MM <sub>Pu</sub>                        | $MM_{PuPd}$         |                                               | -10 |     | . 10 | 70                 | 1, 2, 4 |

# Output Driver DC Electrical Characteristics, assuming $R_{ZQ}$ = 240 $\Omega$ ; entire operating temperature range; after proper ZQ calibration

#### Notes:

1. The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity.

2. The tolerance limits are specified under the condition that VDDQ = VDD and that VSSQ = VSS.

3. Pull-down and pull-up output driver impedances are recommended to be calibrated at 0.5 x VDDQ. Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at 0.2 x VDDQ and 0.8 x VDDQ.

4. Measurement definition for mismatch between pull-up and pull-down, MMPuPd: Measure RONPu and RONPd, both at 0.5 x VDDQ:

$$MM_{PuPd} = \frac{RON_{Pu} - RON_{Pd}}{RON_{Nom}} \times 100$$

### 7.4 Output Driver Temperature and Voltage sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to Table and Table .

DT = T - T (@calibration); DV= VDDQ - VDDQ (@calibration); VDD = VDDQ

dRONdT and dRONdV are not subject to production test but are verified by design and characterization.

#### **Output Driver Sensitivity Definition**

|                          | min                                                                                | max                                                                   | unit  |
|--------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------|
| RONPU@ V <sub>OHdc</sub> | 0.6 - d $R_{ON}$ dTH*  $\triangle$ T  - d $R_{ON}$ dVH*  $\triangle$ V             | $1.1 + dR_{ON}dTH^*  \Delta T  + dR_{ON}dVH^*  \Delta V $             | RZQ/7 |
| RON@ V <sub>OMdc</sub>   | 0.9 - dR <sub>ON</sub> dTM* $  \land T  $ - dR <sub>ON</sub> dVM* $  \land V  $    | $1.1 + dR_{ON}dTM^*  \Delta T  + dR_{ON}dVM^*  \Delta V $             | RZQ/7 |
| RONPD@ V <sub>OLdc</sub> | 0.6 - dR <sub>ON</sub> dTL*  $\triangle$ T  - dR <sub>ON</sub> dVL*  $\triangle$ V | $1.1 + dR_{ON}dTL^*  \vartriangle T  + dR_{ON}dVL^*  \vartriangle V $ | RZQ/7 |

#### **Output Driver Voltage and Temperature Sensitivity**

|                      | min | max  | unit |
|----------------------|-----|------|------|
| dR <sub>ON</sub> dTM | 0   | 1.5  | %/ºC |
| dR <sub>ON</sub> dVM | 0   | 0.15 | %/mV |
| dR <sub>ON</sub> dTL | 0   | 1.5  | %/ºC |

# H5TQ2G63BFR



| dR <sub>ON</sub> dVL | 0 | TBD | %/mV |
|----------------------|---|-----|------|



#### **Output Driver Voltage and Temperature Sensitivity**

|                      | min | max | unit |
|----------------------|-----|-----|------|
| dR <sub>ON</sub> dTH | 0   | 1.5 | %/ºC |
| dR <sub>ON</sub> dVH | 0   | TBD | %/mV |

These parameters may not be subject to production test. They are verified by design and characterization.

# 7.5 On-Die Termination (ODT) Levels and I-V Characteristics

#### 7.5.1 On-Die Termination (ODT) Levels and I-V Characteristics

On-Die Termination effective resistance RTT is defined by bits A9, A6 and A2 of the MR1 Register.

ODT is applied to the DQ, DM, DQS/DQS and TDQS/TDQS (x8 devices only) pins.

A functional representation of the on-die termination is shown in Figure . The individual pull-up and pull-down resistors (RTTPu and RTTPd) are defined as follows:  $V_{DDQ} - V_{Out}$ 

$$RTT_{Pu} = \frac{1}{|I_{Out}|}$$
 under the condition that RTTPd is turned off  

$$RTT_{Pd} = \frac{1}{|I_{Out}|}$$
 under the condition that RTTPu is turned off



On -Die Termination: Definition of Voltages and Currents



#### 7.5.2 ODT DC Electrical Characteristics

A below table provides an overview of the ODT DC electrical characteristics. The values for RTT60Pd120, RTT60Pu120, RTT120Pd240, RTT120Pu240, RTT40Pd80, RTT40Pu80, RTT30Pd60, RTT30Pu60, RTT20Pd40, RTT20Pu40 are not specification requirements, but can be used as design guide lines:

| ODT DC Electrical Characteristics, assuming $R_{ZQ}$ = 240 $\Omega$ +/- 1% entire operating temperature range; |  |
|----------------------------------------------------------------------------------------------------------------|--|
| after proper ZQ calibration                                                                                    |  |

| MR1 A9, A6, A2 | RTT          | Resistor                       | V <sub>Out</sub>                                                 | min | nom          | max | Unit                      | Notes       |
|----------------|--------------|--------------------------------|------------------------------------------------------------------|-----|--------------|-----|---------------------------|-------------|
|                |              |                                | $V_{OLdc}$<br>$0.2 \times V_{DDQ}$                               | 0.6 | 1.00         | 1.1 | R <sub>ZQ</sub>           | 1) 2) 3) 4) |
|                |              | RTT <sub>120Pd240</sub>        | $0.5 	imes V_{DDQ}$                                              | 0.9 | 1.00         | 1.1 | R <sub>ZQ</sub>           | 1) 2) 3) 4) |
|                |              |                                | $V_{ m OHdc}$ $0.8 	imes V_{ m DDQ}$                             | 0.9 | 1.00         | 1.4 | $R_{ZQ}$                  | 1) 2) 3) 4) |
| 0, 1, 0        | <b>120</b> Ω | <b></b>                        | 0.2 <sup>V.</sup> QKBQ                                           | 0.9 | 1.00         | 1.4 | R <sub>ZQ</sub>           | 1) 2) 3) 4) |
|                |              | <i>RTT</i> <sub>120Pu240</sub> | 0.5 · V <sub>DDQ</sub><br>V <sub>OHdc</sub>                      | 0.9 | 1.00         | 1.1 | R <sub>ZQ</sub>           | 1) 2) 3) 4) |
|                |              |                                | $0.8 \cdot V_{\text{DDQ}}$                                       | 0.6 | 1.00         | 1.1 | R <sub>ZQ</sub>           | 1) 2) 3) 4) |
|                |              | RTT <sub>120</sub>             | V <sub>IL(ac)</sub> to V <sub>IH(ac)</sub><br>V <sub>OLdc</sub>  | 0.9 | 1.00         | 1.6 | R <sub>ZQ</sub> /2        | 1) 2) 5)    |
|                |              |                                | $0.2 \cdot V_{\text{DDQ}}$                                       | 0.6 | 1.00         | 1.1 | R <sub>ZQ</sub> /2        | 1) 2) 3) 4) |
|                |              | RTT <sub>60Pd120</sub>         | 0.5 · V <sub>DDQ</sub>                                           | 0.9 | 1.00         | 1.1 | R <sub>ZQ</sub> /2        | 1) 2) 3) 4) |
|                |              |                                | V <sub>OHdc</sub><br>0.8 · V <sub>DDQ</sub><br>V <sub>OLdc</sub> | 0.9 | 1.00         | 1.4 | R <sub>ZQ</sub> /2        | 1) 2) 3) 4) |
| 0, 0, 1        | <b>60</b> Ω  |                                | $0.2 \cdot V_{\text{DDQ}}$ $0.5 \cdot V_{\text{DDQ}}$            | 0.9 | 1.00<br>1.00 | 1.4 | R <sub>ZQ</sub> /2        | 1) 2) 3) 4) |
|                |              | <i>RTT</i> <sub>60Pu120</sub>  | V <sub>OHdc</sub>                                                |     |              | 1.1 | <i>R</i> <sub>ZQ</sub> /2 | 1) 2) 3) 4) |
|                |              |                                | 0.8 · V <sub>DDQ</sub>                                           | 0.6 | 1.00         | 1.1 | R <sub>ZQ</sub> /2        | 1) 2) 3) 4) |
|                |              | RTT <sub>60</sub>              | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$                             | 0.9 | 1.00         | 1.6 | R <sub>ZQ</sub> /4        | 1) 2) 5)    |



# ODT DC Electrical Characteristics, assuming $R_{ZQ}$ = 240 $\Omega$ +/- 1% entire operating temperature range; after proper ZQ calibration

| MR1 A9, A6, A2 | RTT              | Resistor                      | V <sub>Out</sub>                            | min | nom  | max | Unit                       | Notes       |
|----------------|------------------|-------------------------------|---------------------------------------------|-----|------|-----|----------------------------|-------------|
|                |                  |                               | $V_{OLdc}$<br>0.2 × $V_{DDQ}$               | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
|                |                  | RTT <sub>40Pd80</sub>         | $0.5 	imes V_{DDQ}$                         | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
|                |                  |                               | $V_{OHdc}$<br>0.8 × $V_{DDQ}$               | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
| 0, 1, 1        | <b>40</b> Ω      |                               | $V_{OLdc}$<br>0.2 × $V_{DDQ}$               | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
|                |                  | <i>RTT</i> <sub>40Pu80</sub>  | $0.5 	imes V_{DDQ}$                         | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
|                |                  |                               | $V_{OHdc}$<br>0.8 × $V_{DDQ}$               | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /3         | 1) 2) 3) 4) |
|                |                  | RTT <sub>40</sub>             | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$        | 0.9 | 1.00 | 1.6 | R <sub>ZQ</sub> /6         | 1) 2) 5)    |
|                |                  |                               | V <sub>OLdc</sub><br>0.2 · V <sub>DDQ</sub> | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
|                |                  | RTT <sub>30Pd60</sub>         | $0.5 \cdot V_{\text{DDQ}}$                  | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
|                | <b>30</b> Ω      |                               | V <sub>OHdc</sub><br>0.8 · V <sub>DDQ</sub> | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
| 1, 0, 1        |                  | 2<br>RTT <sub>30Pu60</sub>    | V <sub>OLdc</sub><br>0.2 · V <sub>DDQ</sub> | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
|                |                  |                               | $0.5 \cdot V_{\text{DDQ}}$                  | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
|                |                  |                               | V <sub>OHdc</sub><br>0.8 · V <sub>DDQ</sub> | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /4         | 1) 2) 3) 4) |
|                |                  | RTT <sub>30</sub>             | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$        | 0.9 | 1.00 | 1.6 | R <sub>ZQ</sub> /8         | 1) 2) 5)    |
|                |                  |                               | V <sub>OLdc</sub><br>0.2 · V <sub>DDQ</sub> | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /6         | 1) 2) 3) 4) |
|                |                  | RTT <sub>20Pd40</sub>         | 0.5 · V <sub>DDQ</sub>                      | 0.9 | 1.00 | 1.1 | R <sub>ZQ</sub> /6         | 1) 2) 3) 4) |
| 1, 0, 0        |                  |                               | V <sub>OHdc</sub><br>0.8 · V <sub>DDQ</sub> | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /6         | 1) 2) 3) 4) |
|                | <b>20</b> Ω      |                               | $V_{OLdc}$<br>$0.2 	imes V_{DDQ}$           | 0.9 | 1.00 | 1.4 | R <sub>ZQ</sub> /6         | 1) 2) 3) 4) |
|                |                  | RTT <sub>20Pu40</sub>         | $0.5 	imes V_{DDQ}$                         | 0.9 | 1.00 | 1.1 | <i>R</i> <sub>ZQ</sub> /6  | 1) 2) 3) 4) |
|                |                  |                               | $V_{OHdc}$ 0.8 × $V_{DDQ}$                  | 0.6 | 1.00 | 1.1 | R <sub>ZQ</sub> /6         | 1) 2) 3) 4) |
|                |                  | RTT <sub>20</sub>             | $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$        | 0.9 | 1.00 | 1.6 | <i>R</i> <sub>ZQ</sub> /12 | 1) 2) 5)    |
| De             | viation of $V_N$ | w.r.t. V <sub>DDQ</sub> /2, D | V <sub>M</sub>                              | -5  |      | +5  | %                          | 1) 2) 5) 6) |

The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see following section on voltage and temperature sensitivity. The tolerance limits are specified under the condition that VDDQ = VDD and that VSSQ = VSS.

Pull-down and pull-up ODT resistors are recommended to be calibrated at  $0.5 \times VDDQ$ . Other calibration schemes may be used to achieve the linearity spec shown above, e.g. calibration at  $0.2 \times VDDQ$  and  $0.8 \times VDDQ$ .

Not a specification requirement, but a design guide line.





Apply VIH (ac) to pin under test and measure current I(VIH (ac)), then apply VIL (ac) to pin under test and measure current I(VIL (ac)) respectively.

$$RTT = \frac{VIH(ac) - VIL(ac)}{I(VIH(ac)) - I(VIL(ac))}$$

Measurement definition for VM and DVM:

Measure voltage (VM) at test pin (midpoint) with no load:

$$\Delta V_{M} = \left(\frac{2 \cdot V_{M}}{V_{DDQ}}\right)^{-1} \cdot 100$$

#### 7.5.3 ODT Temperature and Voltage sensitivity

If temperature and/or voltage change after calibration, the tolerance limits widen according to Table and Table .

DT = T - T (@calibration); DV= VDDQ - VDDQ (@calibration); VDD = VDDQ

#### **ODT Sensitivity Definition**

|     | m                                                                                | 412 <sup>1</sup>                                                                      | unit           |
|-----|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------|
| RTT | 0.9 - dR <sub>TT</sub> dT*  $\triangle$ T  - dR <sub>TT</sub> dV*  $\triangle$ V | 1.6 + dR <sub>TT</sub> dT*  $\triangle$ T  + dR <sub>T</sub> $\neq$ V*  $\triangle$ V | RZQ/2,4,6,8,12 |

#### **ODT Voltage and Temperature Sensitivity**

|                     |                                   |      | unit |
|---------------------|-----------------------------------|------|------|
| dR <sub>TT</sub> dT | <sup>میر</sup> نو <sub>لی</sub> 0 | 1.5  | %/°C |
| dR <sub>TT</sub> dV | 0                                 | 0.15 | %/mV |

These parameters may not be subject to production test. They are verified by design and characterization



# 7.6 ODT Timing Definitions

#### 7.6.1 Test Load for ODT Timings

Different than for timing measurements, the reference load for ODT timings is defined in Figure .



#### Load 7.6.2 ODT Timing Reference

Definitions for tAON, tAONPD, tAOFPD and tADC are provided in the table and subsequent reference settings are provided in t figures. Measurement

#### **ODT Timing Definitions**

|                    | nt Definition                                                                       | End Point Dof                                                         |        |
|--------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------|
| Symbol             | Begin Poi                                                                           | inition                                                               | Figure |
| t <sub>AON</sub>   | Rising edge of C <sub>t of</sub> ODTLon<br>the end poigf CK - <u>CK</u> with        | Extrapolated poin<br>t at VSSQ                                        | Figure |
| t <sub>AONPD</sub> | Rising edge registered high<br>ODT being first <sub>K</sub> - CK defined by         | Extrapolated poin<br>t at VSSQ                                        | Figure |
| t <sub>AOF</sub>   | Rising edge of G <sub>nt</sub> of ODTLoff<br>the end poi<br>of CK - <u>CK</u> with  | End point: Extrapolated p<br>oint at VRTT_Nom                         | Figure |
| t <sub>AOFPD</sub> | Rising edge<br>ODT being first registered low                                       | End point: Extrapolated p<br>oint at VRTT_Nom                         | Figure |
| t <sub>ADC</sub>   | Rising edge of CK - CK defined by the end point of<br>ODTLcnw, ODTLcwn4 or ODTLcwn8 | End point: Extrapolated point at VRTT_Wr and<br>VRTT_Nom respectively | Figure |

#### **Reference Settings for ODT Timing Measurements**

| Measured Parameter        | RTT_Nom Setting            | RTT_Wr Setting | <i>V</i> <sub>SW1</sub> [V] | <i>V</i> <sub>SW2</sub> [V] | Note |
|---------------------------|----------------------------|----------------|-----------------------------|-----------------------------|------|
| +                         | $R_{\rm ZQ}/4$             | NA             | 0.05                        | 0.10                        |      |
| t <sub>AON</sub>          | <i>R</i> <sub>ZQ</sub> /12 | NA             | 0.10                        | 0.20                        |      |
| +                         | $R_{\rm ZQ}/4$             | NA             | 0.05                        | 0.10                        |      |
| t <sub>AONPD</sub>        | R <sub>ZQ</sub> /12        | NA             | 0.10                        | 0.20                        |      |
| t                         | $R_{\rm ZQ}/4$             | NA             | 0.05                        | 0.10                        |      |
| t <sub>AOF</sub>          | R <sub>ZQ</sub> /12        | NA             | 0.10                        | 0.20                        |      |
| 4                         | $R_{\rm ZQ}/4$             | NA             | 0.05                        | 0.10                        |      |
| <i>t</i> <sub>AOFPD</sub> | R <sub>ZQ</sub> /12        | NA             | 0.10                        | 0.20                        |      |
| t <sub>ADC</sub>          | R <sub>ZQ</sub> /12        | $R_{\rm ZQ}/2$ | 0.20                        | 0.30                        |      |





### **Definition of tAON**



# Definition of tAONPD





### **Definition of tAOF**











# 8. IDD and IDDQ Specification Parameters and Test Conditions

# 8.1 IDD and IDDQ Measurement Conditions

In this chapter, IDD and IDDQ measurement conditions such as test load and patterns are defined. Figure 1. shows the setup and test load for IDD and IDDQ measurements.

- IDD currents (such as IDD0, IDD1, IDD2N, IDD2NT, IDD2P0, IDD2P1, IDD2Q, IDD3N, IDD3P, IDD4R, IDD4W, IDD5B, IDD6, IDD6ET, IDD6TC and IDD7) are measured as time-averaged currents with all VDD balls of the DDR3 SDRAM under test tied together. Any IDDQ current is not included in IDD currents.
- IDDQ currents (such as IDDQ2NT and IDDQ4R) are measured as time-averaged currents with all VDDQ balls of the DDR3 SDRAM under test tied together. Any IDD current is not included in IDDQ currents. Attention: IDDQ values cannot be directly used to calculate IO power of the DDR3 SDRAM. They can be used to support correlation of simulated IO power to actual IO power as outlined in Figure 2. In DRAM module application, IDDQ cannot be measured separately since VDD and VDDQ are using one merged-power layer in Module PCB.

For IDD and IDDQ measurements, the following definitions apply:

- "0" and "LOW" is defined as VIN <= V<sub>ILAC(max)</sub>.
- "1" and "HIGH" is defined as VIN >= V<sub>IHAC(max)</sub>.
- "FLOATING" is defined as inputs are VREF VDD/2.
- Timing used for IDD and IDDQ Measurement-Loop Patterns are provided in Table 1 on Page 39.
- Basic IDD and IDDQ Measurement Conditions are described in Table 2 on page 42.
- Detailed IDD and IDDQ Measurement-Loop Patterns are described in Table 3 on page 42 through Table 10 on page 47.
- IDD Measurements are done after properly initializing the DDR3 SDRAM. This includes but is not limited to setting RON = RZQ/7 (34 Ohm in MR1); Qoff = 0<sub>B</sub> (Output Buffer enabled in MR1); RTT\_Nom = RZQ/6 (40 Ohm in MR1); RTT\_Wr = RZQ/2 (120 Ohm in MR2); TDQS Feature disabled in MR1
- Attention: The IDD and IDDQ Measurement-Loop Patterns need to be executed at least one time before actual IDD or IDDQ measurement is started.
- Define D = { $\overline{CS}$ ,  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$ }:= {HIGH, LOW, LOW, LOW}
- Define  $\overline{D} = \{\overline{CS}, \overline{RAS}, \overline{CAS}, \overline{WE}\} := \{HIGH, HIGH, HIGH, HIGH\}$





Figure 1 - Measurement Setup and Test Load for IDD and IDDQ (optio nal) Measurements [Note: DIMM level Output test load condition may be different from above]





www.yxd163.com



| Syr                     | nbol | 800MHz | 900MHz | 1.0GHz | Unit |
|-------------------------|------|--------|--------|--------|------|
| t <sub>CK</sub>         |      | 1.25   | 1.1    | 1.0    | ns   |
| CL                      |      | 10     | 11     | 12     | nCK  |
| n <sub>RCD</sub>        |      | 12     | 13     | 15     | nCK  |
| n <sub>RC</sub>         |      | 42     | 47     | 52     | nCK  |
| n <sub>RAS</sub>        |      | 30     | 34     | 38     | nCK  |
| n <sub>RP</sub>         |      | 12     | 13     | 15     | nCK  |
| n <sub>FAW</sub>        | x16  | 32     | 36     | 40     | nCK  |
| n <sub>RRD</sub>        | x16  | 6      | 6      | 6      | nCK  |
| n <sub>RFC</sub> - 2 Gb |      | 128    | 145    | 160    | nCK  |

#### Table 1 -Timings used for IDD and IDDQ Measurement-Loop Patterns

#### Table 2 - Basic IDD and IDDQ Measurement Conditions

| Symbol            |                                                                                                                                    |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------|
|                   | Operating One Bank Active-Precharge Current                                                                                        |
|                   | CKE: High; External clock: On; tCK, nRC, nRAS, CL: see Table 1 on page 39; B L: 8 <sup>a)</sup> ; AL: 0; CS: High between          |
| I <sub>DD0</sub>  | ACT and PRE; Command, Address, Bank Address Inputs: partially toggling according to Table 3 on page 42;                            |
| -000              | Data IO: FLOATING; DM: stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2, (see                       |
|                   | Table 3 on page 42); Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; OD <sub>T</sub> Signal: stable at 0; Pattern |
|                   | Details: see Table 3 on <sup>page 42</sup>                                                                                         |
|                   | Operating One Bank Active-Precharge Current                                                                                        |
|                   | CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: High             |
| I <sub>DD1</sub>  | between ACT, RD and PRE; Command, Address; Bank Address Inputs, Data IO : partially toggling according to                          |
| -001              | Table 4 on page 43; DM: stable at 0; Bank Activity: Cycling with on bank active at a time: 0,0,1,1,2,2, (see                       |
|                   | Table 4 on page 43); Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stable at 0; Pattern             |
|                   | Details: see Table 4 page 43                                                                                                       |
|                   | Precharge Standby Current                                                                                                          |
|                   | CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,             |
| I <sub>DD2N</sub> | Address, Bank Address Inputs: partially toggling according to Table 5 on page 44; Data IO: FLOATING; DM:                           |
|                   | stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal:         |
|                   | stable at 0; Pattern Details: see Table 5 on page 44                                                                               |



|                     | Precharge Standby ODT Current                                                                                               |
|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
|                     | CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,      |
| I <sub>DD2NT</sub>  | Address, Bank Address Inputs: partially toggling according to Table 6 on page 44; Data IO: FLOATING; DM:                    |
|                     | stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal:  |
|                     | toggling according to Table 6 on page 44; Pattern Details: see Table 6 on page 44                                           |
| I <sub>DDQ2NT</sub> | Precharge Standby ODT IDDQ Current                                                                                          |
| (optional)          | Same definition like for IDD2NT, however measuring IDDQ current instead of IDD current                                      |
|                     | Precharge Power-Down Current Slow Exit                                                                                      |
|                     | CKE: Low; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,       |
| I <sub>DD2P0</sub>  | Address, Bank Address Inputs: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks                     |
|                     | d RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stab<br>closed; Output Buffer an le at 0; Precharge Power Down |
|                     | Mode: Slow Exit <sup>c)</sup>                                                                                               |
|                     | Current Fast Exit<br>Precharge Power-Down                                                                                   |
|                     | k: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0;<br>CKE: Low; External cloc                             |
| I <sub>DD2P1</sub>  | Address, Bank Address 0; Bank Activity: all banks                                                                           |
|                     | d RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stab<br>closed; Output Buffer an le at 0; Precharge PowerDown  |
|                     | Mode: Fast Exit <sup>c)</sup>                                                                                               |
|                     | Precharge Quiet Stand                                                                                                       |
|                     | ck: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,                             |
| I <sub>DD2Q</sub>   | Address, Bank Address 0; Data IO; FLOATING; DM: stable at 0; Bank Activity: all banks 0; Bank Activity: all banks           |
|                     | nd RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stab<br>closed; Output Buffer a                               |
|                     | Active Standby Current                                                                                                      |
|                     | CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,      |
| I <sub>DD3N</sub>   | Address, Bank Address Inputs: partially toggling according to Table 5 on page 44; Data IO: FLOATING; DM:                    |
|                     | stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal:    |
|                     | stable at 0; Pattern Details: see Table 5 on page 44                                                                        |
|                     | Active Power-Down Current                                                                                                   |
|                     | CKE: Low; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: stable at 1; Command,       |
| I <sub>DD3P</sub>   | Address, Bank Address Inputs: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open;               |
|                     | Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stable at 0                                    |
| I <sub>DDQ4R</sub>  | Operating Burst Read IDDQ Current                                                                                           |
| (optional)          | Same definition like for IDD4R, however measuring IDDQ current instead of IDD current                                       |
| 1 /                 |                                                                                                                             |



| <ul> <li>CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8<sup>a</sup>; AL: 0; CS: High between RD; Command, Address, Bank Address Inputs: partially toggling according to Table 7 on page 45; Data IO: seamless</li> <li><b>JODAR</b></li> <li>read data burst with different data between one burst and the next one according to Table 7 on page 45; Output Buffer and RTT: Enabled in Mode Registers<sup>b</sup>; ODT Signal: stable at 0; Pattern Details: see Table 7 on page 45</li> <li>Operating Burst Write Current</li> <li>CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8<sup>a</sup>; AL: 0; CS: High between WR; Command, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless</li> <li><b>read</b> data burst with different data between one burst and the next one according to Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i>: all banks open, WR commands cyclingthrough bank.</li> <li><b>stable at 0</b>; Bank Atdress Inputs: partially toggling according to Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i>: all banks open, WR commands cyclingthrough bank.</li> <li><b>stable at 0</b>; Bank Activit <i>y</i>: all banks open, WR commands cyclingthrough bank.</li> <li><b>stable at 0</b>; Bank Activit <i>S</i>: On; CK, CL, nRFC: see Table 1 on page 38; BL: 8<sup>a</sup>].</li> <li><b>AL</b>: 0; CS: High between REF; Command, Address Inputs: partially toggling according to Table 9 on page 45; Dutput Buffer and RTT: Enabled in Mode Registers<sup>b</sup>; ODT Signal: stable at 0; Bank Activity: REF command every nREF (see Table 9 on page 45; Dutput Buffer and RTC: CM; CL, nRFC: see Table 1 on page 38; BL: 8<sup>a</sup>].</li> <li><b>IDDBB</b></li> <li><b>IDDBB</b></li></ul>                                                                                                                                                                                                                           |                   | Operating Burst Read Current                                                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>J</b> DDAR       read data burst with different data between one burst and the next one according to Table 7 on page 45; DM: stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2(see Table 7 on page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: see Table 7 on page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: see Table 7 on page 45; Data IO: seamless read data burst with different data between one burst and the next one according to Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i> : all banks open, WR commands cyclingthrough banks s: 0,0,1,1,2,2,(see Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i> : all banks open, WR commands cyclingthrough bank s: 0,0,1,1,2,2,(see Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i> : all banks open, WR commands cyclingthrough bank s: 0,0,1,1,2,2,(see Table 8 on page 45; DM: stable at 0; Bank Activit <i>y</i> : RTF: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at HIGH; Pattern Details: see Table 8 on page 45; Dutyt Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at 0; CE: High between REF; Command, Address, B ank Address Inputs: partially toggling according to Table 9 on page 45; Data IO: FLOAT-ING; DM: stable at 0; Bank Address Inputs: partially toggling according to Table 9 on page 45; Data IO: FLOAT-ING; DM: stable at 0; Bank Address Inputs: partially toggling according to Table 9 on page 45; Duta IO: FLOAT-ING; DM: stable at 0; Bank Address Inputs: partially toggling according to Table 9 on page 45; Duta IO: FLOAT-ING; DM: stable at 0; Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Pattern Details: see Table 9 on page 45; Duta IO: FLOATING; DM: stable 40; Self-Refresh Current N <b>Jobes</b> eff-Refresh (ASR): Disabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE: Low; External clock: Off; CK                                                                                                                                                                                                                                                                                                                  |                   | CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: High between RD; Com-                           |
| stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2, (see Table 7 on<br>page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: see<br>Table 7 on page 45<br>Operating Burst Write Current<br>CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS: High between WR; Com-<br>mand, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless<br>read data burst with different data between one burst and the next one according to Table 8 on page 45; DM:<br>stable at 0; Bank Activit <sup>y</sup> : all banks open, WR commands cyclingthrough banks<br>: 0,0,1,1,2,2(see Table 8 on<br>page 45); Output Buffer<br>see Table 8 on page 45<br>Burst Refresh Current<br>CKE: High; External clo<br>CKE: High; External clo<br>CMING; DM: stable at 0; Bank Activity: REF command every nREF (see Table 9 on page 45; Data IO: FLOAT-<br>ING; DM: stable at 0; B<br>ank Activity: REF command every nREF (see Table 9 on page 45; Output Buffer and<br>RTT: Enabled in Mode R egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: see<br>Table 9 on page 45<br>Self-Refresh Current: N <sup>C</sup> IFICK and CK: LOW; CL: see Table 1 on page 4; B <sup>1</sup> , AL: 0; CS; Command,<br>Address, Bank Address<br>CHE: Low; External cloc<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Normal <sup>6</sup> );<br>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; B <sup>1</sup> , AL: 0; CS; Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended <sup>6</sup> <sup>6</sup> <sup>5</sup> ;<br>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; B <sup>1</sup> , B <sup>3</sup> , AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at                                                   |                   | mand, Address, Bank Address Inputs: partially toggling according to Table 7 on page 45; Data IO: seamless                                        |
| page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stable at 0; Pattern Details: see         Table 7 on page 45         Operating Burst Write Current         CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ); AL: 0; CS: High between WR; Command, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless         read data burst with different data between one burst and the next one according to Table 8 on page 45; DM: stable at 0; Bank Activit         stable at 0; Bank Activit         vill banks open, WR commands cyclingthrough bank         so page 45); Output Buffer         and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at HIGH; Pattern Details:         see Table 8 on page 45         Burst Refresh Current         CKE: High; External clo         ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> )         right: Bable at 0; B         ank Activity: REF command every nREF (see Table 9 on page 45; Data IO: FLOAT-         n G; DM: stable at 0; B         ank Activity: REF command every nREF (see Table 9 on page 45; Data IO: FLOAT-         n Dise       0 mage 45; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: see         read set Current: N       0 mage 45; Cutront N         read set Current: N       0 mage 45; Data IO: FLOATING         n Dage 45; Cutront N       0 mage 45; Cutront N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I <sub>DD4R</sub> | read data burst with different data between one burst and the next one according to Table 7 on page 45; DM:                                      |
| Table 7 on page 45         Operating Burst Write Current         CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ); AL: 0; CS: High between WR; Command, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless read data burst with different data between one burst and the next one according to Table 8 on page 45; DM: stable at 0; Bank Activit '' all banks open, WR commands cyclingthrough bank s: 0,0,1,1,2,2,(see Table 8 on page 45; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: stable at HIGH; Pattern Details: see Table 8 on page 45; Dutput Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: stable at HIGH; Pattern Details: see Table 8 on page 45; Data IO: ECAT- ank Address Inputs: partially toggling according to Table 9 on page 45; Data IO: FLOAT- 0; DM: stable at 0; B <i>I</i> Dose       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> CKE: High; External clo       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> ODSE       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> CKE: High; External clo       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> ODSE       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> ODSE       Output Buffer and Temperature Range <i>I</i> ODSE       Ok: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> ) <i>I</i> ODE       CKE: Low; External clock <i>I</i> ODE       CKE: Low; External at the temperature Range <i>I</i> ODE       CKE: Low; External clock: Off; CK a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,(see Table 7 on                                       |
| Operating Burst Write Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: stable at 0; Pattern Details: see                         |
| CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS: High between WR; Command, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless         read data burst with different data between one burst and the next one according to Table 8 on page 45; DM: y: all banks open, WR commands cyclingthrough bank, s: 0.0,1,1,2,2,(see Table 8 on page 45; DM: y: all banks open, WR commands cyclingthrough bank, s: 0.0,1,1,2,2,(see Table 8 on page 45; Output Buffer         and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: stable at HIGH; Pattern Details: see Table 8 on page 45         Burst Refresh Current         CKE: High; External clo         Command, Address, Bank Address Inputs: partially toggling according to Table 9 on page 45; Data IO: FLOAT- ank Address. Bank Address Inputs: partially toggling according to Table 9 on page 45; Dutput Buffer and RTT: Enabled in Mode R egisters <sup>b</sup> ); ODT Signal: stable at 0; Pattern Details:see Table 9 on page 45; Output Buffer and RTT: Enabled in Mode R egisters <sup>b</sup> ); ODT Signal: stable at 0; Pattern Details: see Table 9 on page 45; Cutput Buffer and RTT: Enabled in Mode R egisters <sup>b</sup> . ODT Signal: stable at 0; Bank Active Range (SRT): Normal <sup>e</sup> ); k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B: 8 <sup>a</sup> ; AL: 0; CS, Command, Address, Bank Address <i>I</i> ooce       CKE: Low; External cloc: Inputs, Data IO: FLOATING; DM: stable at 0; Bank Active; Extended Cemperature Range (SRT): Normal <sup>e</sup> ); ctase: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ); Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command, Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh O                                                                                                                                                                                                                                                                                                                                                                                                    |                   | Table 7 on page 45                                                                                                                               |
| IDDAW       mand, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless         IDDAW       read data burst with different data between one burst and the next one according to Table 8 on page 45; DM: stable at 0; Bank Activit         stable at 0; Bank Activit       y: all banks open, WR commands cyclingthrough banks         stable at 0; Bank Activit       y: all banks open, WR commands cyclingthrough banks         and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal:stable at HIGH; Pattern Details:         see Table 8 on page 45         Burst Refresh Current         CKE: High; External clo         Command, Address, B         ank Activity: REF command every nREF (see Table 9 on page 45; Data IO: FLOAT-         ING; DM: stable at 0; B         art: Enabled in Mode R         ormal Temperature Range         ormal Temperature Range         Self-Refresh Current: N         rCASE; 0 - 85 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>(b)</sup> ;         K: Off; CK and CK; LOW; CL: see Table 1 on page 4; B         CKE: Low; External clocinputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> TcAse; 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   | Operating Burst Write Current                                                                                                                    |
| Ippow       read data burst with different data between one burst and the next one according to Table 8 on page 45; DM:         stable at 0; Bank Activit       y: all banks open, WR commands cyclingthrough bank.         stable at 0; Bank Activit       and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal:st<br>able at HIGH; Pattern Details:         see Table 8 on page 45       Burst Refresh Current         CKE: High; External clo<br>command, Address, B<br>ank Activity: REF command every nREF (see Table 9<br>on page 45; Output Buffer<br>ank Activity: REF command every nREF (see Table 9<br>on page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45;         ING; DM: stable at 0; B<br>RTT: Enabled in Mode R<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>ormal Temperature Range       e Table 9 on page 45;<br>Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45;         Ibbe       K: Off; CK and CK; LOW; CL: see Table 1 on page 4;<br>B       B         Ibbe       K: Off; CK and CK; LOW; CL: see Table 1 on page 4;<br>B       B         Ibbe       K: Off; CK and CK; LOW; CL: see Table 1 on page 4;<br>B       B         Ibbe       K: Off; CK and CK; LOW; CL: see Table 1 on page 4;<br>B       B         Ibbe       Self-Refresh Current: N       re Range (SRT): Normal <sup>(b)</sup> ;<br>K: Off; CK and CK; LOW; CL: see Table 1 on page 4;<br>B       B         Ibbe       Self-Refresh Current: Extended Temperature Range (optional) <sup>(b)</sup> T<br>CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>(d)</sup> ;Self-Refresh T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                   | CKE: High; External clock: On; tCK, CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS: High between WR; Com-                           |
| <ul> <li>stable at 0; Bank Activit; Y: all banks open, WR commands cyclingthrough bank<br/>so (0,1,1,2,2,(see Table 8 on<br/>page 45); Output Buffer<br/>and RTT: Enabled in Mode Registers<sup>b</sup>); ODT Signal: st<br/>able at HIGH; Pattern Details:<br/>see Table 8 on page 45</li> <li>Burst Refresh Current<br/>CKE: High; External clo<br/>Command, Address, B<br/>ank Address Inputs: partially toggling according to Table<br/>9 on page 45; Data IO: FLOAT-<br/>n page 45; Data IO: FLOAT-<br/>n page 45; Output Buffer and<br/>n page 45; Output Buffer and<br/>RTT: Enabled in Mode R<br/>erable 9 on page 45<br/>Self-Refresh Current: N<br/><i>T</i>cAsE: 0 - 85 °C; Auto Self-Refresh (ASR): Disabled<sup>d</sup>;Self-Refresh Temperatu<br/>re Range (SRT): Normal<sup>e</sup>);<br/>k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B<br/>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8<sup>a</sup>; AL: 0; CS, Command,<br/>Address, Bank Address<br/>Output Buffer and RTT: Enabled in Mode Registers<sup>b</sup>; ODT Signal: FLOATING</li> <li>Self-Refresh Current: Extended Temperature Range (optional)<sup>f)</sup><br/><i>T</i>cAsE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled<sup>d</sup>; Self-Refresh Temperature Range (SRT): Extended<sup>fe</sup>;<br/>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8<sup>a</sup>; AL: 0; CS, Command,<br/>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br/>Self-Refresh Current (optional)<sup>f)</sup><br/><i>T</i>cAsE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled<sup>d</sup>; Self-Refresh Temperature Range (SRT): Normal<sup>e</sup>); CKE:<br/>Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 3; BL: 8<sup></sup></li></ul> |                   | mand, Address, Bank Address Inputs: partially toggling according to Table 8 on page 45; Data IO: seamless                                        |
| see Table 8 on page 45IDDDSEBurst Refresh Current<br>CKE: High; External clo<br>Command, Address, B<br>ank Address Inputs: partially toggling according to Table<br>9 on page 45; Data IO: FLOAT-<br>n page 45; Dutput Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45; Command, Address, B<br>ank Activity: REF command every nREF (see Table 9 on<br>page 45); Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45;<br>Cotput Buffer and RTT: Enabled in Mode R<br>egisters <sup>b</sup> ; ODT Signal: Stable at 0; Pattern Details: se<br>the CKE: Low; External cloc<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Adt<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Adt<br>tits: Self-Refresh operation;<br>Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATINGIDDDEETSelf-Refresh Current: Extended Temperature Range (optional) <sup>f</sup> )IDDDEETCKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,<br>Address, Bank AddressIDDDEETCKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended <sup>e</sup> );<br>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh Ourrent: Extended Temperature Range (optional) <sup>f</sup> )IDDDEETTcAse: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> );Self-Refresh Temperature Range (SRT): Sc C, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended                                                                                                                                                                                                                                                                                                                                                              | I <sub>DD4W</sub> | y: all banks open, WR commands cycling through bank                                                                                              |
| IDDEE       Burst Refresh Current         IDDEE       CKE: High; External clo       ck: On; tCK, CL, nRFC: see Table 1 on page 38; BL: 8 <sup>a</sup> )       AL: 0; CS: High between REF:         IODDE       Command, Address, B       ank Address Inputs: partially toggling according to Table 9       on page 45; Data IO: FLOAT-         ING; DM: stable at 0; B       ank Activity: REF command every nREF (see Table 9 on page 45; Output Buffer and egisters <sup>b</sup> ); ODT Signal: stable at 0; Pattern Details:see       on page 45); Output Buffer and egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details:see         ING: DM: stable at 0; B       eff-Refresh (ASR): Disabled <sup>di</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>eb</sup> ;       k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B       cRT: 8 <sup>a</sup> ); AL: 0; CS, Command, Address, Bank Address         IDDE       K: Off; CK and CK: LOW; CL: see Table 1 on page 4; B       cRT: 1 case: 0 - 85 °C; Auto 5       cKE: LOW; CK: CL, NCK       cKE: 1 case; Self-Refresh current: Extended Temperature Range (optional) <sup>f</sup> )         IDDE       K: Eternal clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command, Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING       CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command, Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh Operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | page 45); Output Buffer and RTT: Enabled in Mode Registers <sup>10</sup> ; ODT Signal: st able at HIGH; Pattern Details:                         |
| IDDSECKE: High; External clo<br>CKE: High; External clo<br>Command, Address, B<br>ank Address Inputs: partially toggling according to Table<br>9 on page 45; Data IO: FLOAT-<br>n page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45; Courput Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45;<br>Courput Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details: se<br>e Table 9 on page 45;<br>Courput Buffer and Page 45;<br>Courput Buffer and Page 45;<br>Courput Buffer and Page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: Stable at 0; Pattern Details: se<br>e Table 9 on page 45;<br>Courput Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING<br>CKE: Low; External clock<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>vity: Self-Refresh operation;<br>Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATINGIDDEETSelf-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup><br>TcASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Extended <sup>e</sup> ;<br>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh Operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATINGIDDEETAuto Self-Refresh Current (cotional) <sup>f)</sup><br>TcASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ; CKE:<br>Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,<                                                                                                                                                                                                                                       |                   | see Table 8 on page 45                                                                                                                           |
| CKE: High; External clo       :AL: 0; CS: High between REF;<br>ank Address, B         JDD58       Command, Address, B         ank Address, B       ank Address Inputs: partially toggling according to Table<br>9 on page 45; Data IO: FLOAT-<br>ing; DM: stable at 0; B         ING; DM: stable at 0; B       ank Activity: REF command every nREF (see Table 9 on<br>page 45); Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details:se<br>e Table 9 on page 45         RTT: Enabled in Mode R       ormal Temperature Range         Self-Refresh Current: N       re Range (SRT): Normal <sup>e</sup> );<br>k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B         CKE: Low; External cloc<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>I: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended <sup>e</sup> ;<br>CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> )       TcAse: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ; CKE:<br>Low; External clock: Off; CK and                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                                                                                                                                                  |
| JDD56       Command, Address, B       9 on page 45; Data IO: FLOAT-<br>on page 45; Dutput Buffer and<br>egisters <sup>b)</sup> ; ODT Signal: stable at 0; Pattern Details:se       9 on page 45; Dutput Buffer and<br>n page 45); Output Buffer and<br>egisters <sup>b)</sup> ; ODT Signal: stable at 0; Pattern Details:se         ING; DM: stable at 0; B       errable 0; ODT Signal: stable at 0; Pattern Details:se       e Table 9 on page 45         RTT: Enabled in Mode R       ormal Temperature Range       e Table 9 on page 45         Self-Refresh Current: N       eff-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature<br>re Range (SRT): Normal <sup>e</sup> );<br>k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B       E: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>L: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING       Dutput Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Vipue E       Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> TcAse: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> TcAse: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         IpDetr       Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   | CKE: High; External clo ; AL: 0; CS: High between REF;                                                                                           |
| ING; DM: stable at 0; B       n page 45; Output Buffer and<br>egisters <sup>b</sup> ; ODT Signal: stable at 0; Pattern Details:se<br>e Table 9 on page 45         RTT: Enabled in Mode R       erable 3 ormal Temperature Range         Self-Refresh Current: N         TCASE: 0 - 85 °C; Auto S         CKE: Low; External cloc         Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti         L: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh operation; Output Buffer and RTT: Enabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,<br>Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature<br>Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> TcASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:<br>Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I <sub>DD5B</sub> | Command, Address, B 9 on page 45; Data IO: FLOAT-                                                                                                |
| RTT: Enabled in Mode R       e Table 9 on page 45         ormal Temperature Range       ormal Temperature Range         Self-Refresh Current: N       re Range (SRT): Normal <sup>e</sup> ); <i>T</i> <sub>CASE</sub> : 0 - 85 °C; Auto S       eff-Refresh (ASR): Disabled <sup>d</sup> );Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> );         K: Off; CK and CK: LOW; CL: see Table 1 on page 4; B       CKE: Low; External cloc         Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti       Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING       Self-Refresh operation;         Output Buffer and RTT: Extended Temperature Range (optional) <sup>f</sup> )       TcAsE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e</sup> );         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> TcAsE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         Ipport         Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | ING; DM: stable at 0; B n page 45); Output Buffer and                                                                                            |
| Self-Refresh Current: N       elf-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperatu<br>re Range (SRT): Normal <sup>e</sup> );<br>k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B         IDD6       CKE: Low; External cloc<br>Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti<br>Address, Bank Address         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f</sup> )         TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> );Self-Refresh Temperature Range (SRT): Extended <sup>e</sup> );         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         IDDGET         IDDGET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | RTT: Enabled in Mode R e Table 9 on page 45                                                                                                      |
| <i>I</i> DD6       k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B         CKE: Low; External cloc       Inputs, Data IO: FLOATING; DM: stable at 0; BankActi         Address, Bank Address       vity: Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> <i>T</i> CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> <i>T</i> CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE: <i>I</i> DD6ET <i>I</i> DD6ET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   | Salt Ratrach Current: N                                                                                                                          |
| <i>I</i> DD6       k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B         CKE: Low; External cloc       Inputs, Data IO: FLOATING; DM: stable at 0; BankActi         Address, Bank Address       vity: Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> <i>T</i> CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> <i>T</i> CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE: <i>I</i> DD6ET <i>I</i> DD6ET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                   | elf-Refresh (ASR): Disabled <sup>0</sup> ;Self-Refresh Temperatu<br>T <sub>CASE</sub> : 0 - 85 °C; Auto S re Range (SRT): Normal <sup>e)</sup> ; |
| Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti         Address, Bank Address         Vity: Self-Refresh operation;         Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ; CKE:         IDDETC         IDDETC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I <sub>DD6</sub>  | k: Off; CK and CK: LOW; CL: see Table 1 on page 4; B                                                                                             |
| Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: FLOATING         Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: FLOATING         Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> T_CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> T_CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                   | Inputs, Data IO: FLOATING; DM: stable at 0; Bank Acti                                                                                            |
| JODGET       Self-Refresh Current: Extended Temperature Range (optional) <sup>f)</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e)</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,         Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ); AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                   |                                                                                                                                                  |
| IDDGET       T_CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Disabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Extended <sup>e</sup> ;         CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ; AL: 0; CS, Command, Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> T_CASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ; CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |                                                                                                                                                  |
| IDDGET       CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 4; BL: 8 <sup>a</sup> ); AL: 0; CS, Command, Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ); ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> )         TCASE: 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                                                                                                                                                  |
| Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature         Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f</sup> T <sub>CASE</sub> : 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ; Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:         Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |                                                                                                                                                  |
| Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: FLOATING         Auto Self-Refresh Current (optional) <sup>f)</sup> <i>T</i> <sub>CASE</sub> : 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e)</sup> ; CKE: <i>I</i> <sub>DD6TC</sub> Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DDOET             |                                                                                                                                                  |
| Auto Self-Refresh Current (optional) <sup>f)</sup> $T_{CASE}: 0 - 95  ^{o}C$ ; Auto Self-Refresh (ASR): Enabled <sup>d)</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e)</sup> ; CKE: $I_{DD6TC}$ Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   |                                                                                                                                                  |
| $T_{CASE}: 0 - 95 ^{\circ}C; \text{ Auto Self-Refresh (ASR): Enabled}^{d)}; \text{Self-Refresh Temperature Range (SRT): Normal}^{e)}; CKE:$ $I_{DD6TC}$ Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   |                                                                                                                                                  |
| <i>I</i> DD6TC Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ; AL: 0; CS, Command,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   |                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | T <sub>CASE</sub> : 0 - 95 °C; Auto Self-Refresh (ASR): Enabled <sup>d</sup> ;Self-Refresh Temperature Range (SRT): Normal <sup>e</sup> ); CKE:  |
| Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Auto Self-Refresh opera-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | IDD6TC            | Low; External clock: Off; CK and CK: LOW; CL: see Table 1 on page 39; BL: 8 <sup>a)</sup> ; AL: 0; CS, Command,                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | Address, Bank Address Inputs, Data IO: FLOATING; DM: stable at 0; Bank Activity: Auto Self-Refresh opera-                                        |
| tion; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: FLOATING                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   | tion; Output Buffer and RTT: Enabled in Mode Registers <sup>b)</sup> ; ODT Signal: FLOATING                                                      |



|           | Operating Bank Interleave Read Current                                                                             |
|-----------|--------------------------------------------------------------------------------------------------------------------|
|           | CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, NRRD, nFAW, CL: see Table 1 on page 39; BL: 8 <sup>a</sup> ); |
|           | AL: CL-1; CS: High between ACT and RDA; Command, Address, Bank Address Inputs: partially toggling                  |
| $I_{DD7}$ | according to Table 10 on page 47; Data IO: read data burst with different data between one burst and the next      |
|           | one according to Table 10 on page 47; DM: stable at 0; Bank Activity: two times interleaved cycling through        |
|           | banks (0, 1,7) with different addressing, wee Table 10 on page 47; Output Buffer and RTT: Enabled in Mode          |
|           | Registers <sup>b)</sup> ; ODT Signal: stable at 0; Pattern Details: see Table 10 on page 47                        |

a) Burst Length: BL8 fixed by MRS: set MR0 A[1,0]=00B

b) Output Buffer Enable: set MR1 A[12] = 0B; set MR1 A[5,1] = 01B; RTT\_Nom enable: set MR1 A[9,6,2] = 011B;

RTT\_Wr enable: set MR2 A[10,9] = 10B

c) Precharge Power Down Mode: set MRO A12=0B for Slow Exit or MRO A12 = 1B for Fast Exit
d) Auto Self-Refresh (ASR): set MR2 A6 = 0B to disable or 1B to enable feature
e) Self-Refresh Temperature Range (SRT): set MR2 A7 = 0B for normal or 1B for extended temperature range
f) Refer to DRAM supplier data sheet and/or DIMM SPD to determine if optional features or requirements are supported by DDR3 SDRAM device

| ск, ск   | СКЕ         | Sub-Loop | Cycle<br>Number | nd<br>mma<br>o | cs     | ВЧ     | ξA      | WE    | ODT     | :0]<br>[ A<br>[2<br>B | :11]<br>A[1: | ]<br>A[đ<br>5 | A[9:7]  | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|----------------|--------|--------|---------|-------|---------|-----------------------|--------------|---------------|---------|--------|--------|--------------------|
|          |             | 0        | 0               | C<br>ACT       | 0      | 0      | 1       | 1     | 0       | 0                     | 00           | 0             | 0       | 0      | 0      | -                  |
|          |             |          | 1,2             | D, D           | 1      | 0      | 0       | 0     | 0       | Ő                     | 00           | 0             | 0       | 0      | 0      | -                  |
|          |             |          | 3,4             | D, D           | 1      | 1      | 1       | 1     | 0       | 0                     | 00           | 0             | 0       | 0      | 0      | -                  |
|          |             |          |                 | repeat         | patter | n 1. 4 | until   | nRAS  | - 1, tr | uncate                | e if ne      | cess          | ary     |        |        |                    |
|          |             |          | nRAS            | PRE            | 0      | 0      | 1       | 0     | 0       | 0                     | 00           | 0             | 0       | 0      | 0      | -                  |
|          |             |          |                 | repeat         | patter | n 1. 4 | until   | nRC - | 1, tru  | ncate                 | if nec       | essar         | у       |        |        |                    |
|          |             |          | 1*nRC+0         | ACT            | 0      | 0      | 1       | 1     | 0       | 00                    | 00           | 0             | 0       | F      | 0      | -                  |
| Б        | ligh        |          |                 | repeat         | patter | 'n 14  | 4 until | 1*nR  | C + nF  | RAS -                 | 1, trui      | ncate         | if nece | essary |        |                    |
| toggling | Static High |          | 1*nRC+nRAS      | PRE            | 0      | 0      | 1       | 0     | 0       | 0                     | 00           | 0             | 0       | F      | 0      | -                  |
| ğ        | Stat        |          |                 | repeat         | patter | 'n 14  | 4 until | 2*nR  | C - 1,  | trunca                | ate if n     | ecess         | sary    |        |        |                    |
|          |             | 1        | 2*nRC           | repeat         | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 1  | instea                | ad           |               |         |        |        |                    |
|          |             | 2        | 4*nRC           | repeat         | Sub-L  | oop (  | ), use  | BA[2: | 0] = 2  | instea                | ad           |               |         |        |        |                    |
|          |             | 3        | 6*nRC           | repeat         | Sub-L  | _oop ( | ), use  | BA[2: | 0] = 3  | instea                | ad           |               |         |        |        |                    |
|          |             | 4        | 8*nRC           | repeat         | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 4  | instea                | ad           |               |         |        |        |                    |
|          |             | 5        | 10*nRC          | repeat         | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 5  | instea                | ad           |               |         |        |        |                    |
|          |             | 6        | 12*nRC          | repeat         | Sub-L  | oop (  | ), use  | BA[2: | 0] = 6  | instea                | ad           |               |         |        |        |                    |
|          |             | 7        | 14*nRC          | repeat         | Sub-L  | oop (  | ), use  | BA[2: | 0] = 7  | instea                | ad           |               |         |        |        |                    |

Table 3 - IDD0 Measurement-Loop Pattern<sup>a)</sup>

a) DM must be driven LOW all the time. DQS, DQS are FLOATING.

b) DQ signals are FLOATING.



Table 4 - IDD1 Measurement-Loop Patterna)

| ск, ск   | СКЕ         | Sub-Loop | Cycle<br>Number | Command | CS     | RAS    | CAS     | WE    | ODT      | BA[2:0]       | A[15:11] | A[10]    | A[9:7]  | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|---------|--------|--------|---------|-------|----------|---------------|----------|----------|---------|--------|--------|--------------------|
|          |             | 0        | 0               | ACT     | 0      | 0      | 1       | 1     | 0        | 0             | 00       | 0        | 0       | 0      | 0      | -                  |
|          |             |          | 1,2             | D, D    | 1      | 0      | 0       | 0     | 0        | 0             | 00       | 0        | 0       | 0      | 0      | -                  |
|          |             |          | 3,4             | D, D    | 1      | 1      | 1       | 1     | 0        | 0             | 00       | 0        | 0       | 0      | 0      | -                  |
|          |             |          |                 | repeat  | patter | n 1    | 4 until | nRCI  | ) - 1, t | runca         | te if ne | cess     | ary     |        |        |                    |
|          |             |          | nRCD            | RD      | 0      | 1      | 0       | 1     | 0        | 0             | 00       | 0        | 0       | 0      | 0      | 00000000           |
|          |             |          |                 | repeat  | patter | 'n 1   | 4 until | nRAS  | 6 - 1, t | runcat        | te if ne | cessa    | ary     |        |        |                    |
|          |             |          | nRAS            | PRE     | 0      | 0      | 1       | 0     | 0        | 0             | 00       | 0        | 0       | 0      | 0      | -                  |
|          |             |          |                 | repeat  | patter | 'n 1   | 4 until | nRC   | - 1, tru | incate        | if nec   | essar    | у       |        |        |                    |
|          |             |          | 1*nRC+0         | ACT     | 0      | 0      | 1       | 1     | 0        | 0             | 00       | 0        | 0       | F      | 0      | -                  |
|          | _           |          | 1*nRC+1,2       | D, D    | 1      | 0      | 0       | 0     | 0        | 0             | 00       | 0        | 0       | F      | 0      | -                  |
| bu       | Static High |          | 1*nRC+3,4       | D, D    | 1      | 1      | 1       | 1     | 0        | 0             | 00       | 0        | 0       | F      | 0      | -                  |
| toggling | tic F       |          |                 | repeat  | patter | n nR(  | C + 1,  | 4 un  | til nR0  | C + nF        | RCE - 2  | 1, tru r | icate i | f nece | ssary  |                    |
| р<br>р   | Sta         |          | 1*nRC+nRCD      | RD      | 0      | 1      | 0       | 1     | 0        | 0             | 00       | 0        | 0       | F      | 0      | 00110011           |
|          |             |          |                 | repeat  | patter | n nR(  | C + 1,  | 4 un  | til nR0  | <u>) + nF</u> | RAS - 1  | l, tru n | icate i | f nece | ssary  |                    |
|          |             |          | 1*nRC+nRAS      | PRE     | 0      | 0      | 1       | 0     | 0        | 0             | 00       | 0        | 0       | F      | 0      | -                  |
|          |             |          |                 | repeat  | patter | n nR(  | C + 1,. | 4 un  | til *2 r | RC -          | 1, trun  | cate i   | f nece  | essary |        |                    |
|          |             | 1        | 2*nRC           | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 1   | instea        | ld       |          |         |        |        |                    |
|          |             | 2        | 4*nRC           | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 2   | instea        | ad       |          |         |        |        |                    |
|          |             | 3        | 6*nRC           | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 3   | instea        | ad       |          |         |        |        |                    |
|          |             | 4        | 8*nRC           | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 4   | instea        | ad       |          |         |        |        |                    |
|          |             | 5        | 10*nRC          | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 5   | instea        | ad       |          |         |        |        |                    |
|          |             | 6        | 12*nRC          | repeat  | Sub-L  | .oop ( | ), use  | BA[2: | 0] = 6   | instea        | ad       |          |         |        |        |                    |
|          |             | 7        | 14*nRC          | repeat  | Sub-L  | oop (  | ), use  | BA[2: | 0] = 7   | instea        | d        |          |         |        |        |                    |

a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise FLOATING.
b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are FLOATING.



#### Table 5 - IDD2N and IDD3N Measurement-Loop Pattern<sup>a)</sup>

| ск, ск   | CKE         | Sub-Loop | Cycle<br>Number | Command                                    | CS    | RAS    | CAS    | WE     | ODT      | BA[2:0] | A[15:11] | A[10] | A[9:7] | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|--------------------------------------------|-------|--------|--------|--------|----------|---------|----------|-------|--------|--------|--------|--------------------|
|          |             | 0        | 0               | D                                          | 1     | 0      | 0      | 0      | 0        | 0       | 0        | 0     | 0      | 0      | 0      | -                  |
|          |             |          | 1               | D                                          | 1     | 0      | 0      | 0      | 0        | 0       | 0        | 0     | 0      | 0      | 0      | -                  |
|          |             |          | 2               | D                                          | 1     | 1      | 1      | 1      | 0        | 0       | 0        | 0     | 0      | F      | 0      | -                  |
|          |             |          | 3               | D                                          | 1     | 1      | 1      | 1      | 0        | 0       | 0        | 0     | 0      | F      | 0      | -                  |
| p        | Static High | 1        | 4-7             | repeat                                     | Sub-L | .oop C | ), use | BA[2:0 | )] = 1 i | instea  | d        |       |        |        |        |                    |
| toggling | tic         | 2        | 8-11            | repeat                                     | Sub-L | loop ( | ), use | BA[2:0 | )] = 2 i | instea  | d        |       |        |        |        |                    |
| 5        | Sta         | 3        | 12-15           | repeat                                     | Sub-L | .oop C | ), use | BA[2:0 | )] = 3 i | instea  | d        |       |        |        |        |                    |
|          |             | 4        | 16-19           | repeat                                     | Sub-L | .oop C | ), use | BA[2:0 | )] = 4 i | instea  | d        |       |        |        |        |                    |
|          |             | 5        | 20-23           | repeat Sub-Loop 0, use BA[2:0] = 5 instead |       |        |        |        |          |         |          |       |        |        |        |                    |
|          |             | 6        | 24-17           | repeat Sub-Loop 0, use BA[2:0] = 6 instead |       |        |        |        |          |         |          |       |        |        |        |                    |
|          |             | 7        | 28-31           | repeat Sub-Loop 0, use BA[2:0] = 7 instead |       |        |        |        |          |         |          |       |        |        |        |                    |

a) DM must be driven LOW all the time. DQS,  $\overline{DQS}$  are FLOATING.

b) DQ signals are FLOATING.

| ск, ск   | CKE         | Sub-Loop | Cycle<br>Number | amd    | CS<br> 5 | RA     | CAS      | WE     | ODT     | BA[    |          |      | A[9:7] | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|--------|----------|--------|----------|--------|---------|--------|----------|------|--------|--------|--------|--------------------|
|          |             | 0        | 0               |        |          | s      |          |        |         |        | •        | [10] | 0      | 0      | 0      | -                  |
|          |             |          | 1               | Com    |          |        |          |        |         |        | A<br>1   |      | 0      | 0      | 0      | -                  |
|          |             |          | 2               | D      | 1        | 0      | 0        | 0      | 0       | 0      | 0        | 0    | 0      | F      | 0      | -                  |
|          |             |          | 3               | D      | 1        | 0      | 0        | 0<br>1 | 0       | 0      | 0        | 0    | 0      | F      | 0      | 00000000           |
| Б        | Static High | 1        | 4-7             | repeat | Sub-L    | _oop ( | ), but ( | DDT =  | = 0 and | d BA[2 | 2:0] = 1 |      |        |        |        |                    |
| toggling | tic F       | 2        | 8-11            | repeat | Sub-L    | _oop ( | ), but ( | ODT =  | = 1 and | BA[2   | 2:0] = 2 | 2    |        |        |        |                    |
| <b>Q</b> | Sta         | 3        | 12-15           | repeat | Sub-L    | _oop ( | ), but ( | ODT =  | = 1 and | 3 BA[2 | 2:0] = 3 | 3    |        |        |        |                    |
|          |             | 4        | 16-19           | repeat | Sub-L    | _oop ( | ), but ( | ODT =  | 0 and   | BA[2   | 2:0] = 4 | ł    |        |        |        |                    |
|          |             | 5        | 20-23           | repeat | Sub-L    | _oop ( | ), but ( | DDT =  | = 0 and | d BA[2 | 2:0] = 5 | 5    |        |        |        |                    |
|          |             | 6        | 24-17           | repeat | Sub-L    | _oop ( | ), but ( | ODT =  | = 1 and | BA[2   | 2:0] = 6 | 6    |        |        |        |                    |
|          |             | 7        | 28-31           | repeat | Sub-L    | _oop ( | ), but ( | ODT =  | = 1 and | BA[2   | 2:0] = 7 | 7    |        |        |        |                    |

#### Table 6 - IDD2NT and IDDQ2NT Measurement-Loop Pattern<sup>a)</sup>

a) DM must be driven LOW all the time. DQS,  $\overline{\text{DQS}}$  are FLOATING.

b) DQ signals are FLOATING.



| ск, ск   | CKE         | Sub-Loop | Cycle<br>Number | Command                            | CS    | RAS    | CAS      | WE     | ODT    | <b>BA[2:0]</b> | A[15:11] | A[10] | A[9:7] | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|------------------------------------|-------|--------|----------|--------|--------|----------------|----------|-------|--------|--------|--------|--------------------|
|          |             | 0        | 0               | RD                                 | 0     | 1      | 0        | 1      | 0      | 0              | 00       | 0     | 0      | 0      | 0      | 00000000           |
|          |             |          | 1               | D                                  | 1     | 0      | 0        | 0      | 0      | 0              | 00       | 0     | 0      | 0      | 0      | -                  |
|          |             |          | 2,3             | D,D                                | 1     | 1      | 1        | 1      | 0      | 0              | 00       | 0     | 0      | 0      | 0      | -                  |
|          |             |          | 4               | RD                                 | 0     | 1      | 0        | 1      | 0      | 0              | 00       | 0     | 0      | F      | 0      | 00110011           |
|          |             |          | 5               | D                                  | 1     | 0      | 0        | 0      | 0      | 0              | 00       | 0     | 0      | F      | 0      | -                  |
| Б        | łigh        |          | 6,7             | D,D                                | 1     | 1      | 1        | 1      | 0      | 0              | 00       | 0     | 0      | F      | 0      | -                  |
| toggling | Static High | 1        | 8-15            | repeat                             | Sub-L | .oop C | ), but l | BA[2:0 | )] = 1 |                |          |       |        |        |        |                    |
| ğ        | Stat        | 2        | 16-23           | repeat                             | Sub-L | .oop C | ), but l | BA[2:0 | )] = 2 |                |          |       |        |        |        |                    |
|          |             | 3        | 24-31           | repeat                             | Sub-L | .oop C | ), but l | BA[2:0 | )] = 3 |                |          |       |        |        |        |                    |
|          |             | 4        | 32-39           | repeat                             | Sub-L | .oop 0 | ), but l | BA[2:0 | )] = 4 |                |          |       |        |        |        |                    |
|          |             | 5        | 40-47           | repeat                             | Sub-L | .oop 0 | ), but l | BA[2:0 | )] = 5 |                |          |       |        |        |        |                    |
|          |             | 6        | 48-55           | repeat                             | Sub-L | .oop 0 | ), but l | BA[2:0 | )] = 6 |                |          |       |        |        |        |                    |
|          |             | 7        | 56-63           | repeat Sub-Loop 0, but BA[2:0] = 7 |       |        |          |        |        |                |          |       |        |        |        |                    |

#### Table 7 - IDD4R and IDDQ24RMeasurement-Loop Pattern<sup>a)</sup>

a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise FLOATING.

b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are FLOATING.

| ск, ск   | CKE         | Sub-Loop | Cycle<br>Number | nd<br>Com | <br>™∕¶[1: | CS<br>A[1 | RAS<br>S | S CA   | WE     | <b>OD</b> | г :11]<br>ВА[2 | ]<br>2:0]<br>0 | A[9:7] | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------|-----------|------------|-----------|----------|--------|--------|-----------|----------------|----------------|--------|--------|--------|--------------------|
|          |             | 0        | 0               | WR        | 0          | 1 🖉       | 0        | 0      | 1      | 0         | _00            | 0              | 0      | 0      | 0      | 00000000           |
|          |             |          | 1               |           | 4          |           | 2        |        | 4      | • •       | ~              | • •            | 0      | 0      | 0      | -                  |
|          |             |          | 2,3             | D,D       | 1          | 1         | 1        | 1      | 1      | 0         | 00             | 0              | 0      | 0      | 0      | -                  |
|          |             |          | 4               | WR        | 0          | 1         | 0        | 0      | 1      | 0         | 00             | 0              | 0      | F      | 0      | 00110011           |
|          |             |          | 5               | D         | 1          | 0         | 0        | 0      | 1      | 0         | 00             | 0              | 0      | F      | 0      | -                  |
| p        | ligh        |          | 6,7             | D,D       | 1          | 1         | 1        | 1      | 1      | 0         | 00             | 0              | 0      | F      | 0      | -                  |
| toggling | Static High | 1        | 8-15            | repeat    | Sub-L      | _oop (    | ), but I | BA[2:0 | )] = 1 |           |                |                |        |        |        |                    |
| ğ        | Stat        | 2        | 16-23           | repeat    | Sub-L      | _oop (    | ), but   | BA[2:0 | )] = 2 |           |                |                |        |        |        |                    |
|          |             | 3        | 24-31           | repeat    | Sub-L      | _oop (    | ), but l | BA[2:0 | )] = 3 |           |                |                |        |        |        |                    |
|          |             | 4        | 32-39           | repeat    | Sub-L      | _oop (    | ), but l | BA[2:0 | )] = 4 |           |                |                |        |        |        |                    |
|          |             | 5        | 40-47           | repeat    | Sub-L      | _oop (    | ), but l | BA[2:0 | )] = 5 |           |                |                |        |        |        |                    |
|          |             | 6        | 48-55           | repeat    | Sub-L      | _oop C    | ), but   | BA[2:0 | )] = 6 |           |                |                |        |        |        |                    |
|          |             | 7        | 56-63           | repeat    | Sub-L      | _oop C    | ), but   | BA[2:0 | )] = 7 |           |                |                |        |        |        |                    |

#### Table 8 - IDD4W Measurement-Loop Pattern<sup>a)</sup>

a) DM must be driven LOW all the time. DQS, DQS are used according to WR Commands, otherwise FLOATING.

b) Burst Sequence driven on each DQ signal by Write Command. Outside burst operation, DQ signals are FLOATING.



Table 9 - IDD5B Measurement-Loop Pattern<sup>a)</sup>

| ск, ск   | CKE    | Sub-Loop | Cycle<br>Number | Command                           | CS                                | RAS    | CAS     | WE     | ODT      | BA[2:0] | A[15:11] | A[10] | A[9:7] | A[6:3] | A[2:0] | Data <sup>b)</sup> |
|----------|--------|----------|-----------------|-----------------------------------|-----------------------------------|--------|---------|--------|----------|---------|----------|-------|--------|--------|--------|--------------------|
|          |        | 0        | 0               | REF                               | 0                                 | 0      | 0       | 1      | 0        | 0       | 0        | 0     | 0      | 0      | 0      | -                  |
|          |        | 1        | 1.2             | D, D                              | 1                                 | 0      | 0       | 0      | 0        | 0       | 00       | 0     | 0      | 0      | 0      | -                  |
|          | High   |          | 3,4             | D, D                              | 1                                 | 1      | 1       | 1      | 0        | 0       | 00       | 0     | 0      | F      | 0      | -                  |
|          |        |          | 58              | repeat cycles 14, but BA[2:0] = 1 |                                   |        |         |        |          |         |          |       |        |        |        |                    |
| p        |        |          | 912             | repeat cycles 14, but BA[2:0] = 2 |                                   |        |         |        |          |         |          |       |        |        |        |                    |
| toggling | tic⊢   |          | 1316            | repeat                            | repeat cycles 14, but BA[2:0] = 3 |        |         |        |          |         |          |       |        |        |        |                    |
| ţ        | Static |          | 1720            | repeat cycles 14, but BA[2:0] = 4 |                                   |        |         |        |          |         |          |       |        |        |        |                    |
|          |        |          | 2124            | repeat                            | repeat cycles 14, but BA[2:0] = 5 |        |         |        |          |         |          |       |        |        |        |                    |
|          |        |          | 2528            | repeat                            | repeat cycles 14, but BA[2:0] = 6 |        |         |        |          |         |          |       |        |        |        |                    |
|          |        |          | 2932            | repeat                            | cycles                            | s 14   | , but E | 3A[2:0 | ] = 7    |         |          |       |        |        |        |                    |
|          |        | 2        | 33nRFC-1        | repeat                            | Sub-L                             | .oop 1 | , until | nRFC   | C - 1. T | runca   | ite, ifn | ecess | ary.   |        |        |                    |

a) DM must be driven LOW all the time. DQS,  $\overline{\rm DQS}$  are FLOATING. b) DQ signals are FLOATING.



#### Table 10 - IDD7 Measurement-Loop Pattern<sup>a)</sup>

#### ATTENTION! Sub-Loops 10-19 have inverse A[6:3] Pattern and Data Pattern than Sub-Loops 0-9

| ск, ск   | CKE         | Sub-Loop | Cycle<br>Number                                     | Command                                                           | CS         | RAS        | CAS       | WE       | ODT        | BA[2:0]    | A[15:11]      | A[10]     | A[9:7]     | A[6:3]       | A[2:0]                                | Data <sup>b)</sup> |
|----------|-------------|----------|-----------------------------------------------------|-------------------------------------------------------------------|------------|------------|-----------|----------|------------|------------|---------------|-----------|------------|--------------|---------------------------------------|--------------------|
|          |             | 0        | 0                                                   | ACT                                                               | 0          | 0          | 1         | 1        | 0          | 0          | 00            | 0         | 0          | 0            | 0                                     | -                  |
|          |             |          | 1                                                   | RDA                                                               | 0          | 1          | 0         | 1        | 0          | 0          | 00            | 1         | 0          | 0            | 0                                     | 0000000            |
|          |             |          | 2                                                   | D                                                                 | 1          | 0          | 0         | 0        | 0          | 0          | 00            | 0         | 0          | 0            | 0                                     | -                  |
|          |             |          |                                                     |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             |          | nRRD                                                | ACT                                                               | 0          | 0          | 1         | 1        | 0          | 1          | 00            | 0         | 0          | F            | 0                                     | -                  |
|          |             | 1        | nRRD+1                                              | RDA                                                               | 0          | 1          | 0         | 1        | 0          | 1          | 00            | 1         | 0          | F            | 0                                     | 00110011           |
|          |             | •        | nRRD+2                                              | D                                                                 | 1          | 0          | 0         | 0        | 0          | 1          | 00            | 0         | 0          | F            | 0                                     | -                  |
|          |             |          |                                                     | repeat                                                            | above      | e D C      | omma      | and u    | ntil 2*    | nRRE       | ) - 1         |           |            |              |                                       |                    |
|          |             | 2        | 2*nRRD                                              | repeat                                                            | Sub-l      | oop        | 0, but    | BA[2     | :0] = 2    | 2          |               |           |            |              |                                       |                    |
|          |             | 3        | 3*nRRD                                              | repeat                                                            | Sub-L      | oop        | 1, but    | BA[2     | :0] = 3    |            |               |           |            |              |                                       |                    |
|          |             | 4        | 4*nRRD                                              | D1(                                                               | 000        | 0 3 00     | 0         |          |            |            |               |           | 0          | F            | 0                                     | -                  |
|          |             | 4        |                                                     | Assert                                                            | and r      | epeat      | t abov    | e D C    | Comm       | and u      | ntil nF.      | AW -      | 1, if n    | ecess        | ary                                   |                    |
|          | Static High | 5        | nFAW repeat Sub-Loop 0, but BA[2:0] = 4             |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 6        | nFAW+nRRD repeat Sub-Loop 1, but BA[2:0] = 5        |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 7        | nFAW+2*nRRD repeat Sub-Loop 0, but BA[2:0] = 6      |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 8        | nFAW+3*nRRD repeat Sub-Loop 1, but BA[2:0] = 7      |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 9        | nFAW+4*nRRD                                         | D                                                                 | 1          | 0          | 0         | 0        | 0          | 7          | 00            | 0         | 0          | F            | 0                                     | -                  |
| toggling |             |          |                                                     | Assert and repeat above D Command until 2* nAW - 1, if necessary  |            |            |           |          |            |            |               |           |            |              |                                       |                    |
| togi     |             | 10       | 2*nFAW+0                                            | ACT                                                               | 0          | 0          | 1         | 1        | 0          | 0          | 00            | 0         | 0          | F            | 0                                     | -                  |
|          |             |          | 2*nFAW+1                                            | RDA                                                               | 0          | 1          | 0         | 1        | 0          | 0          | 00            | 1         | 0          | F            | 0                                     | 00110011           |
|          |             |          | 2&nFAW+2                                            | D                                                                 | 1          | 0          | 0         | 0        | 0          | 0          | 00            | 0         | 0          | F            | 0                                     | -                  |
|          |             |          | 2011 / 00 - 2                                       | Repeat                                                            | abov       | e D (      | Comn      | nand u   | until 2    | * nFA      | W + n         | RRD -     | - 1        |              |                                       | ,                  |
|          |             | 11       | 2*nFAW+nRRD                                         | ACT                                                               | ୍ 0        | 0          | 1         | 1        | 0          | 1          | 00            | 0         | 0          | 0            | 0                                     | -                  |
|          |             |          | 2*nFAW+nRRD+1                                       | RDA                                                               | 0          | 1          | 0         | 1        | 0          | 1          | 00            | 1         | 0          | 0            | 0                                     | 00000000           |
|          |             |          | 2&nFAW+nRRD+2                                       | D                                                                 | 1          | 0          | 0         | 0        | 0          | 1          | 00            | 0         | 0          | 0            | 0                                     | -                  |
|          |             |          |                                                     | Repeat above D Command until 2* nFAW + 2* nRRD - 1                |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 12       | 2 2*nFAW+2*nRRD repeat Sub-Loop 10, but BA[2:0] = 2 |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 13       | 2*nFAW+3*nRRD                                       | repeat                                                            | Sub-l      | oop        | 11, bı    | ut BA[   | 2:0] =     | 3          |               |           |            |              |                                       |                    |
|          |             | 14       | 2*nFAW+4*nRRD                                       | D<br>Assert                                                       | 1<br>and r | 0<br>epeat | 0<br>abov | 0<br>eDC | 0<br>Comma | 0<br>and u | 00<br>ntil 3* | 0<br>nFAV | 0<br>/ - 1 | 0<br>if nece | 0<br>essary                           | -                  |
|          |             | 15       | 3*nFAW                                              |                                                                   |            | •          |           |          |            |            |               |           | • •,       |              | , , , , , , , , , , , , , , , , , , , |                    |
|          |             | 16       | 3*nFAW+nRRD                                         |                                                                   |            |            |           |          |            |            |               |           |            |              |                                       |                    |
|          |             | 17       | 3*nFAW+2*nRRD                                       | repeat                                                            |            | •          |           |          | -          |            |               |           |            |              |                                       |                    |
|          |             | 18       | 3*nFAW+3*nRRD                                       | repeat                                                            |            |            |           |          | -          |            |               |           |            |              |                                       |                    |
|          |             | 14       | 3*nFAW+4*nRRD                                       | D                                                                 | 1          | 0          | 0         | 0        | 0          | 0          | 00            | 0         | 0          | 0            | 0                                     | -                  |
|          |             |          |                                                     | Assert and repeat above D Command until 4* nFAW - 1, if necessary |            |            |           |          |            |            |               |           |            |              |                                       |                    |

a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise FLOATING.
b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are FLOATING.

www.yxd163.com



# 8.2 IDD Specifications

#### IDD values are for full operating range of voltage and temperature unless otherwise noted.

| Speed Grade<br>Bin | 800MHz | 900MHz | 1.0GHz | Unit | Notes |
|--------------------|--------|--------|--------|------|-------|
| Symbol             | Max.   | Max.   | Max.   |      |       |
| I <sub>DD0</sub>   | 65     | 70     | 80     | mA   |       |
| I <sub>DD1</sub>   | 80     | 85     | 95     | mA   |       |
| I <sub>DD2N</sub>  | 30     | 35     | 40     | mA   |       |
| I <sub>DD2P0</sub> | 10     | 10     | 12     | mA   |       |
| I <sub>DD2P1</sub> | 20     | 20     | 22     | mA   |       |
| I <sub>DD2Q</sub>  | 30     | 35     | 40     | mA   |       |
| I <sub>DD3N</sub>  | 42     | 45     | 50     | mA   |       |
| I <sub>DD3P</sub>  | 20     | 22     | 25     | mA   |       |
| I <sub>DD4R</sub>  | 155    | 170    | 185    | mA   |       |
| I <sub>DD4W</sub>  | 165    | 180    | 200    | mA   |       |
| I <sub>DD5</sub>   | 165    | 180    | 200    | mA   |       |
| I <sub>DD6</sub>   | 10     | 10     | 12     | mA   |       |
| I <sub>DD7</sub>   | 190    | 210    | 230    | mA   |       |



# 9. Input/Output Capacitance

|                                                                                 | 800MHz                      |      | 900MHz |     | 1.0GHz |     |     |       |          |
|---------------------------------------------------------------------------------|-----------------------------|------|--------|-----|--------|-----|-----|-------|----------|
| Parameter                                                                       | Symbol                      | Min  | Max    | Min | Мах    | Min | Мах | Units | Notes    |
| Input/output cap <u>acita</u> nce<br>( <u>DQ, D</u> M, DQS, DQS, TDQS,<br>TDQS) | C <sub>IO</sub>             | 1.5  | 2.3    | TBD | TBD    | TBD | TBD | pF    | 1,2,3    |
| Input capacitance, CK and CK                                                    | С <sub>СК</sub>             | 0.8  | 1.4    | TBD | TBD    | TBD | TBD | pF    | 2,3      |
| Input ca <u>pac</u> itance delta<br>CK and CK                                   | C <sub>DCK</sub>            | 0    | 0.15   | TBD | TBD    | TBD | TBD | pF    | 2,3,4    |
| Input capacitance<br>(All other input-only pins)                                | Cl                          | 0.75 | 1.3    | TBD | TBD    | TBD | TBD | pF    | 2,3,6    |
| Inpu <u>t cap</u> acitance delta, DQS<br>and DQS                                | C <sub>DDQS</sub>           | 0    | 0.15   | TBD | TBD    | TBD | TBD | pF    | 2,3,5    |
| Input capacitance delta<br>(All CTRL input-only pins)                           | C <sub>DI_CTRL</sub>        | -0.4 | 0.2    | TBD | TBD    | TBD | TBD | pF    | 2,3,7,8  |
| Input capacitance delta<br>(All ADD/CMD input-only pins)                        | C <sub>DI_ADD_</sub><br>CMD | -0.4 | 0.4    | TBD | TBD    | TBD | TBD | pF    | 2,3,9,10 |
| Input/output capacitance delta<br>(DQ, DM, DQS, DQS)                            | C <sub>DIO</sub>            | -0.5 | 0.3    | TBD | TBD    | TBD | TBD | pF    | 2,3,11   |

#### Notes:

1. Although the DM, TDQS and  $\overline{TDQS}$  pins have different functions, the loading matches DQ and DQS.

- This parameter is not subject toproduction test. It is verified by design and characterization. The capacitance is measured according to JEP147("PROCEDURE FOR MEASURING INPUT CAPACITANCE USING A VECTOR NETWORK ANALYZER(VNA)") with VDD, VDDQ, VSS,VSSQ applied and all other pins floating (except the pin under test, CKE, RESET and ODT as necessary). VDD=VDDQ=1.5V, VBIAS=VDD/2 and on-die termination off.
- 3. This parameter applies to monolthic devices only; stacked/dual-die devices are not cov ered here
- 4. Absolute value of  $C_{CK}$ - $C_{\overline{CK}}$ .
- 5. The minimum  $C_{CK}$  will be equal to the minimum  $C_{I}$ .
- 6. Input only pins include: ODT, CS, CKE, A0-A15, BA0-BA2, RAS, CAS, WE.
- 7. CTRL pins defined as ODT, CS and CKE.
- 8.  $C_{DI\_CTRL} = C_I(CNTL) 0.5 * C_I(CLK) + C_I(\overline{CLK}))$
- 9. ADD pins defined as A0-A15, BA0-BA2 and CMD pins are defined as RAS, CAS and WE.
- 10.  $C_{DI\_ADD\_CMD} = C_I(ADD\_CMD) 0.5*(C_I(CLK)+C_I(\overline{CLK}))$
- 11.  $C_{DIO} = C_{IO}(DQ) 0.5*(C_{IO}(DQS)+C_{IO}(\overline{DQS}))$



# **10. Standard Speed Bins**

DDR3 SDRAM Standard Speed Bins include tCK, tRCD, tRP, tRAS and tRC for each corresponding bin.

#### 800MHz Speed Bins

| E                           |                                | AO T' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' |
|-----------------------------|--------------------------------|-------------------------------------------|
| For specific Notes See "11. | Electrical Characteristics and | AC Timing" on page 71.                    |

|                                          | Speed Bin                |                      |          | 800MHz                                   | Unit            | Note      |
|------------------------------------------|--------------------------|----------------------|----------|------------------------------------------|-----------------|-----------|
| Pa                                       | rameter                  | Symbol               | min      | max                                      | <b>U</b>        |           |
| Internal read command<br>to first data   |                          | t <sub>AA</sub>      | 12.5     | 20                                       | ns              |           |
| ACT to internal read or write delay time |                          | t <sub>RCD</sub>     | 15       | _                                        | ns              |           |
| PRE con                                  | nmand period             | t <sub>RP</sub>      | 15       | _                                        | ns              |           |
|                                          | ACT or REF<br>and period | t <sub>RC</sub>      | 51.25    | _                                        | ns              |           |
|                                          | RE command<br>period     | t <sub>RAS</sub>     | 37.5     | 9 * tREFI                                | ns              |           |
| 01 5                                     | CWL = 5                  | t <sub>CK(AVG)</sub> | 2.5      | en e | ns              | 1,2,3,4,6 |
| CL = 5                                   | CWL = 6, 7               | t <sub>CK(AVG)</sub> | <u>.</u> | Reserved                                 | ns              | 4         |
| CL = 6                                   | CWL = 5                  | t <sub>CK(AVG)</sub> | 2.5      | 3.3                                      | ns              | 1,2,3,6   |
|                                          | CWL = 6                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 1,2,3,4,6 |
|                                          | CWL = 7                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
|                                          | CWL = 5                  | t <sub>CK(AVG)</sub> | 4.075    | Reserved                                 | ns              | 4         |
| $\alpha$ = 7                             | CWL = 6                  | t <sub>CK(AVG)</sub> | 1.875    | 2.5                                      | ns              | 1,2,3,4,6 |
| CL = 7                                   | CWL = 7                  | t <sub>CK(AVG)</sub> | ŝ        | Reserved                                 | ns              | 1,2,3,4,6 |
|                                          | CWL = 8                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
|                                          | CWL = 5                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
| CL = 8                                   | CWL = 6                  | t <sub>CK(AVG)</sub> | 1.875    | 2.5                                      | ns              | 1,2,3,6   |
|                                          | CWL = 7                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
|                                          | CWL = 5, 6               | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
| CL = 9                                   | CWL = 7                  | t <sub>CK(AVG)</sub> | 1.5      | 1.875                                    | ns              | 1,2,3,4,6 |
|                                          | CWL = 8                  | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
|                                          | CWL = 5,6                | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
| CL = 10                                  | CWL = 7                  | t <sub>CK(AVG)</sub> | 1.5      | 1.875                                    | ns              | 1,2,3,6   |
|                                          | CWL = 8                  | t <sub>CK(AVG)</sub> | 1.25     | 1.5                                      | ns              | 1,2,3,4   |
| CL = 11                                  | CWL = 5,6,7              | t <sub>CK(AVG)</sub> |          | Reserved                                 | ns              | 4         |
| 02 - 11                                  | CWL = 8                  | t <sub>CK(AVG)</sub> | 1.25     | 1.5                                      | ns              | 1,2,3,4   |
| Sup                                      | ported CL Set            | tings                |          | 5,6, 7,8, 9,10,11                        | n <sub>CK</sub> |           |
| Supp                                     | orted CWL Se             | ettings              |          | 5, 6, 7,8                                | n <sub>CK</sub> |           |

www.yxd163.com-



#### 900MHz Speed Bins

#### For specific Notes See "11. Electrical Characteristics and AC Timing" on page 71.

|          | Speed Bin                     |                      |       | 900MHz               | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Note      |
|----------|-------------------------------|----------------------|-------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Pa       | rameter                       | Symbol               | min   | max                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |
|          | ead command<br>ïrst data      | t <sub>AA</sub>      | 13.2  | 20                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |
|          | nternal read or<br>delay time | t <sub>RCD</sub>     | 15.4  | _                    | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |
| PRE cor  | nmand period                  | t <sub>RP</sub>      | 15.4  | -                    | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |
|          | ACT or REF<br>and period      | t <sub>RC</sub>      | 50.6  | -                    | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |
|          | RE command                    | t <sub>RAS</sub>     | 37.4  | 9 * tREFI            | ns         ns |           |
| CL = 5   | CWL = 5                       | t <sub>CK(AVG)</sub> | 2.5   |                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
| CL = 5   | CWL = 6, 7                    | t <sub>CK(AVG)</sub> | 0.5   | Reserved 3.3         | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
|          | CWL = 5                       | t <sub>CK(AVG)</sub> | 2.5   | <b>0.0</b>           | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,7   |
| CL = 6   | CWL = 6                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
|          | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
|          | CWL = 5                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
| <u> </u> | CWL = 6                       | t <sub>CK(AVG)</sub> | 1.875 | 2.5                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
| CL = 7   | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved<br>Reserved | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
|          | CWL = 8                       | t <sub>CK(AVG)</sub> |       |                      | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
|          | CWL = 5                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
| CL = 8   | CWL = 6                       | t <sub>CK(AVG)</sub> | 1.875 | 2.5                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,7   |
|          | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
|          | CWL = 5, 6                    | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
| CL = 9   | CWL = 7                       | t <sub>CK(AVG)</sub> | 1.5   | 1.875                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4,7 |
|          | CWL = 8                       | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4   |
|          | CWL = 5, 6                    | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
| CL = 10  |                               | t <sub>CK(AVG)</sub> | 1.5   | 1.875                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,7   |
|          | CWL = 8                       | t <sub>CK(AVG)</sub> | 1.25  | 1.5                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1,2,3,4,7 |
|          | CWL = 5, 6, 7                 | t <sub>CK(AVG)</sub> |       | Reserved             | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4         |
| CL = 11  | CWL=8                         | t <sub>CK(AVG)</sub> | 1.25  | 1.5                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1,2,3,4,7 |
|          | CWL = 9                       | t <sub>CK(AVG)</sub> | 1.1   | 1.25                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1,2,3,4   |
| •        | ported CL Set                 | •                    |       | 5,6, 7,8, 9,10,11    | n <sub>CK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |
| Supp     | oorted CWL Se                 | ettings              |       | 5, 6, 7,8,9          | n <sub>CK</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |



#### 1.0GHzMHz Speed Bins

#### For specific Notes See "11. Electrical Characteristics and AC Timing" on page 71.

|         | Speed Bin                     |                      |       | 1.0GHz           | Unit            | Note      |
|---------|-------------------------------|----------------------|-------|------------------|-----------------|-----------|
| Pa      | rameter                       | Symbol               | min   | max              |                 |           |
|         | ead command<br>first data     | t <sub>AA</sub>      | 12.0  | 20               | ns              |           |
|         | nternal read or<br>delay time | t <sub>RCD</sub>     | 15    | -                | ns              |           |
| PRE cor | mmand period                  | t <sub>RP</sub>      | 15    | -                | ns              |           |
|         | ACT or REF<br>and period      | t <sub>RC</sub>      | 52    | -                | ns              |           |
|         | PRE command<br>period         | t <sub>RAS</sub>     | 37    | 9 * tREFI        | ns              |           |
|         | CWL = 5                       | t <sub>CK(AVG)</sub> | 2.5   | 3.3              | ns              | 1,2,3,4,8 |
| CL = 5  | CWL = 6, 7                    | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
|         | CWL = 5                       | t <sub>CK(AVG)</sub> | 2.5   | 3.3              | ns              | 1,2,3,8   |
| CL = 6  | CWL = 6                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 1,2,3,4,8 |
|         | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
|         | CWL = 5                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
|         | CWL = 6                       | t <sub>CK(AVG)</sub> | 1.875 | 2.5              | ns              | 1,2,3,4,8 |
| CL = 7  | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 1,2,3,4,8 |
|         | CWL = 8                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
|         | CWL = 5                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
| CL = 8  | CWL = 6                       | t <sub>CK(AVG)</sub> | 1.875 | 2.5              | ns              | 1,2,3,8   |
| 01 0    | CWL = 7                       | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 1,2,3,4,8 |
|         | CWL = 5, 6                    | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
| CL = 9  | CWL = 7                       | t <sub>CK(AVG)</sub> | 1.5   | 1.875            | ns              | 1,2,3,4,8 |
| 02 0    | CWL = 8                       | t <sub>CK(AVG)</sub> | 1.0   | Reserved         | ns              | 1,2,3,4   |
|         | CWL = 5, 6                    | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
| CL = 10 | CWL = 7                       | t <sub>CK(AVG)</sub> | 1.5   | 1.875            | ns              | 1,2,3,8   |
|         | CWL = 8                       | t <sub>CK(AVG)</sub> | 1.25  | 1.5              | ns              | 1,2,3,4   |
|         | CWL = 5, 6, 7                 | t <sub>CK(AVG)</sub> |       | Reserved         | ns              | 4         |
| CL = 11 | CWL = 8                       | t <sub>CK(AVG)</sub> | 1.25  | 1.5              | ns              | 1,2,3,8   |
|         | CWL = 9                       | t <sub>CK(AVG)</sub> | 1.0   | 1.25             | ns              | 1,2,3,5   |
| CL = 12 | CWL = 5, 6,<br>7,8            | t <sub>CK(AVG)</sub> | 10    | Reserved         | ns              | 4         |
| 0       | CWL = 9                       | t <sub>CK(AVG)</sub> | 1.0   | 1.25             | ns              | 1,2,3,5,8 |
|         | oported CL Set                | -                    | 5,0   | 6,7,8,9,10,11,12 | n <sub>CK</sub> |           |
| Sup     | ported CWL Se                 | ettings              |       | 5,6,7,8,9        | n <sub>CK</sub> |           |



#### **Speed Bin Table Notes**

Absolute Specification (T<sub>OPER</sub>;  $V_{DDQ} = V_{DD} = 1.5V + -0.075 V$ );

#### Notes:

- 1. The CL setting and CWL setting result in tCK(AVG).MIN and tCK(AVG).MAX requirements. When making a selection of tCK (AVG), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.
- 2. tCK(AVG).MIN limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK (AVG) value (2.5, 1.875, 1.5, or 1.25 ns) when calculating CL [nCK] = tAA [ns] / tCK (AVG) [ns], rounding up to the next 'Supported CL'.

3. tCK(AVG).MAX limits: Calculate tCK (AVG) = tAA.MAX / CLSELECTED and round the resulting tCK (AVG) down to the next valid speed bin (i.e. 3.3ns or 2.5ns or 1.875 ns or 1.25 ns). This result is tCK(AVG).MAX corresponding to CLSE LECTED.

- 4. 'Reserved' settings are not allowed. User must program a different value.
- 5. 'Optional' settings allow certain devices in the industry to support this setting, however, it is not a mandatory feature. Refer to supplier's data sheet and SPD information if and how this setting is supported.
- 6. Any 800MHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 7. Any 900MHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 8. Any 1.0GHz speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to Production Tests but verified by Design/Characterization.
- 9. It is not a mandatory bin. Refer to supplier's data sheet and/or the DIMM SPD information.

10. If it's supported, the minimum tAA/tRCD/tRP that this device support is 13.125ns. Therefore, In Module application, tAA/tRCD/tRP should be programed with minimum supported values.



# **11. Electrical Characteristics and AC Timing**

### **Timing Parameters by Speed Bin**

Note: The following general notes from page 61 apply to Table : a

|                                                              |                    | 800N        | IHz        | 900N        | /Hz             | 1.0G            | Hz   |              |       |
|--------------------------------------------------------------|--------------------|-------------|------------|-------------|-----------------|-----------------|------|--------------|-------|
| Parameter                                                    | Symbol             | Min         | Max        | Min         | Max             | Min             | Max  | Units        | Notes |
| Clock Timing                                                 |                    |             |            |             |                 |                 |      |              |       |
| Minimum Clock<br>Cycle Time (DLL off<br>mode)                | tCK<br>(DLL_OFF)   | 8           | -          | 8           | -               | 8               | -    | ns           | 6     |
| Average Clock<br>Period                                      | tCK (avg)          |             | See "10. S | tandard Spe | ed Bins" o      | n page 62.      |      | ps           | f     |
| Average high pulse width                                     | tCH (avg)          | 0.47        | 0.53       | 0.47        | 0.53            | 0.47            | 0.53 | tCK<br>(avg) | f     |
| Average low pulse width                                      | tCL (avg)          | 0.47        | 0.53       | 0.47        | 0.53            | 0.4             | 0.53 | tCK<br>(avg) | f     |
| Absolute Clock<br>Period                                     | tCK<br>(abs)       |             | tC         | K(avg)min+  | tJIT(per)m      |                 | 1    | ps           |       |
| Absolute clock HIGH pulse width                              | tCH<br>(abs)       | 0.43        | -          | 0.43        | -               | 0.4 3           | -    | tCK<br>(avg) | 25    |
| Absolute clock LOW pulse width                               | tCL (abs)          | 0.43<br>-70 | - 70       | 0.43<br>-60 | - 60            | 0.4<br>3        | -    | tCK<br>(avg) | 26    |
| Clock Period Jitter                                          | JIT (per)          | -70         | /0         | -00         |                 | -4              | 40   | ps           |       |
| Clock Period Jitter<br>during DLL locking<br>period          | tJIT<br>(per, lck) | -60         | 60         | -50         | <sup>ි</sup> 50 | -3 <sub>0</sub> | 30   | ps           |       |
| Cycle to Cycle Period<br>Jitter                              | tJIT (cc)          | 140         | 140        | 130         | 130             | TB<br>D         | TBD  | ps           |       |
| Cycle to Cycle Period<br>Jitter during DLL<br>locking period | tJIT<br>(cc, lck)  | 120         | 120        | 110         | 110             | тв <sub>D</sub> | TBD  | ps           |       |
| Duty Cycle jitter                                            | tJIT<br>(duty)     | -           | -          | -           | -               | TB<br>D         | TBD  | ps           |       |
| Cumulative error<br>across 2 cycles                          | tERR<br>(2per)     | -103        | 103        | -93         | 93              | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 3 cycles                          | tERR<br>(3per)     | -122        | 122        | -112        | 112             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 4 cycles                          | tERR<br>(4per)     | -136        | 136        | -122        | 122             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 5 cycles                          | tERR<br>(5per)     | -147        | 147        | -135        | 135             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 6 cycles                          | tERR<br>(6per)     | -155        | 155        | -140        | 140             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 7 cycles                          | tERR<br>(7per)     | -163        | 163        | -146        | 146             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 8 cycles                          | tERR<br>(8per)     | -169        | 169        | -149        | 149             | TBD             | TBD  | ps           |       |
| Cumulative error<br>across 9 cycles                          | tERR<br>(9per)     | -175        | 175        | -160        | 160             | TBD             | TBD  | ps           |       |

## H5TQ2G63BFR



| -180 | 180 |
|------|-----|

tERR

(10per)

| -165 | 165 |
|------|-----|
|------|-----|

TBD



Note: The following general notes from page 61 apply to Table : a

|                                                                                         |                       | 8008 | ИНz  | 900M                          | IHz  | 1.0G            | Hz  |              |              |
|-----------------------------------------------------------------------------------------|-----------------------|------|------|-------------------------------|------|-----------------|-----|--------------|--------------|
| Parameter                                                                               | Symbol                | Min  | Max  | Min                           | Max  | Min             | Max | Units        | Notes        |
| Cumulative error across 11 cycles                                                       | tERR<br>(11per)       | -184 | 184  | -168                          | 168  | TBD             | TBD | ps           |              |
| Cumulative error<br>across 12 cycles                                                    | tERR<br>(12per)       | -188 | 188  | -170                          | 170  | TBD             | TBD | ps           |              |
| Cumulative error<br>across n = 13,<br>14,49, 50 cycles                                  | tERR<br>(nper)        |      | •••  | er)min=(1+0.6<br>r)max=(1+0.6 | ,    | . ,             |     | ps           | 24           |
| Data Timing                                                                             |                       |      |      |                               |      |                 |     |              |              |
| DQS, DQS to DQ<br>skew, per group, per<br>access                                        | tDQSQ                 | 100  | -    | 87                            | -    | 75              | -   | ps           | 13           |
| DQ output <u>hold</u> time<br>from DQS, DQS                                             | tQH                   | 0.38 | -    | 0.38                          | -    | 0.3<br>8        | -   | tCK<br>(avg) | 13, b        |
| DQ low-imped <u>anc</u> e<br>time from CK, CK                                           | tLZ (DQ)              | -450 | 225  | -400                          | 200  | -36<br>0        | 180 | ps           | 13, 14,<br>a |
| DQ high imped <u>an</u> ce time from CK, CK                                             | tHZ (DQ)              | -    | 225  | -                             | 200  | -               | 180 | ps           | 13, 14,<br>a |
| Data s <u>etup</u> time to<br>DQS, DQS<br>referenced to Vih (ac)<br>/ Vil (ac) levels   | tDS <sup>(base)</sup> | 10   | -    | 0                             |      | -1 <sub>0</sub> | -   | ps           | d, 17        |
| Data h <u>old t</u> ime from<br>DQS, DQS<br>referenced to Vih (dc)<br>/ Vil (dc) levels | tDH <sup>(base)</sup> | 45   | -    | 45                            | -    | 4<br>0          | -   | ps           | d, 17        |
| Data Strobe Timing                                                                      |                       |      |      |                               |      |                 |     |              |              |
| DQS,DQS differential<br>READ Preamble                                                   | tRPRE                 | 0.9  | Note | 0.9                           | Note | 0.9             | TBD | tCK<br>(avg) | 13, 19<br>b  |
| DQS, DQS<br>differential READ<br>Postamble                                              | tRPST                 | 0.3  | Note | 0.3                           | Note | 0.3             | TBD | tCK<br>(avg) | 11, 13,<br>b |
| DQS, DQS<br>differential output<br>high time                                            | tQSH                  | 0.38 | -    | 0.38                          | -    | 0.38            | -   | tCK<br>(avg) | 13, b        |
| DQS, DQS<br>differential output low<br>time                                             | tQSL                  | 0.38 | -    | 0.38                          | -    | 0.38            | -   | tCK<br>(avg) | 13, b        |
| DQS, DQS<br>differential WRITE<br>Preamble                                              | tWPRE                 | 0.9  | -    | 0.9                           | -    | 0.9             | -   | tCK<br>(avg) |              |
| DQS, DQS<br>differential WRITE<br>Postamble                                             | tWPST                 | 0.3  | -    | 0.3                           | -    | 0.3             | -   | tCK<br>(avg) |              |
| DQS, DQS rising<br>edge output access<br><u>tim</u> e from rising CK,<br>CK             | tDQSCK                | -225 | 225  | -180                          | 180  | -180            | 180 | ps           | 13, a        |

Note: The following general notes from page 61 apply to Table : a

|                                                                                  |               | 800M                | Hz      | 900M                | Hz   | 1.0G                          | Hz  |              |              |
|----------------------------------------------------------------------------------|---------------|---------------------|---------|---------------------|------|-------------------------------|-----|--------------|--------------|
| Parameter                                                                        | Symbol        | Min                 | Max     | Min                 | Мах  | Min                           | Мах | Units        | Notes        |
| DQS and DQS low-<br>impedance time<br>(Referenced from RL<br>- 1)                | tLZ(DQS)      | -450                | 225     | -400                | 200  | -360                          | 180 | ps           | 13, 14,<br>a |
| DQS and DQS high-<br>impedance time<br>(Referenced from RL<br>+ BL/2)            | tHZ(DQS)      | -                   | 225     | -                   | 200  | -                             | 180 | ps           | 13, 14<br>a  |
| DQS, DQS<br>differential input low<br>pulse width                                | tDQSL         | 0.4                 | 0.6     | 0.4                 | 0.6  | 0.4                           | 0.6 | tCK<br>(avg) |              |
| DQS, DQS<br>differential input high<br>pulse width                               | tDQSH         | 0.4                 | 0.6     | 0.4                 | 0.6  | 0.4                           | 0.6 | tCK<br>(avg) |              |
| DQS, DQS <u>rising</u><br>edge to CK, CK rising<br>edge                          | tDQSS         | -0.25               | 0.25    | -0.25               | 0.25 | -0.<br>3                      | 0.3 | tCK<br>(avg) | с            |
| DQS, DQS falling<br>edg <u>e se</u> tup time to<br>CK, CK rising edge            | tDSS          | 0.2                 | -       | 0.2                 | -    | <sup>0.</sup> 2               | -   | tCK<br>(avg) | с            |
| DQS, DQS falling<br>edg <u>e ho</u> ld time from<br>CK, CK rising edge           | tDSH          | 0.2                 | -       | 0.2                 | CO.  | 0.<br>2                       | -   | tCK<br>(avg) | с            |
| Command and                                                                      |               |                     |         |                     |      |                               |     |              |              |
| Address Timing                                                                   |               | 512                 |         | 512                 |      | 51<br>2                       |     |              |              |
| DLL locking time<br>Internal READ<br>Command to<br>PRECHARGE<br>Command delay    | tDLLK<br>tRTP | max(4nCK,<br>7.5ns) | State - | max(4nCK,<br>7.5ns) | _    | 2<br>max(4<br>7.5 nCK,<br>ns) | -   | nCK          | е            |
| Delay from start of<br>internal write<br>transaction to internal<br>read command | tWTR          | max(4nCK,<br>7.5ns) | -       | max(4nCK,<br>7.5ns) | -    | max(4nCK,<br>7.5ns)           | -   |              | e, 18        |
| WRITE recovery time                                                              | tWR           | 16.3                | -       | 15.6                | -    | 15                            | -   | ns           | е            |
| Mode Register Set command cycle time                                             | tMRD          | 4                   | -       | 4                   | -    | 4                             | -   | nCK          |              |
| Mode Register Set<br>command update<br>delay                                     | tMOD          | max(12nC<br>K,15ns) | -       | max(12nC<br>K,15ns) | -    | max(12nC<br>K,15ns            | -   |              |              |
| ACT to internal read<br>or write delay time                                      | tRCD          | 16.3                | -       | 15.6                | -    | 15                            | -   |              | е            |
| PRE command period                                                               | tRP           | 16.3                | -       | 15.6                | -    | 15                            | -   |              | е            |
| ACT to ACT or REF command period                                                 | tRC           | 52.5                | -       | 50                  | -    | 51                            | -   |              | е            |
| CAS to CAS command delay                                                         | tCCD          | 4                   | -       | 4                   | -    | 4                             | -   | nCK          |              |



Note: The following general notes from page 61 apply to Table : a

|                                                                                                        |            | 800M                                  | Hz                 | 900M                                  | Hz         | 1.0G                                  | Hz  |       |       |
|--------------------------------------------------------------------------------------------------------|------------|---------------------------------------|--------------------|---------------------------------------|------------|---------------------------------------|-----|-------|-------|
| Parameter                                                                                              | Symbol     | Min                                   | Мах                | Min                                   | Мах        | Min                                   | Мах | Units | Notes |
| Auto precharge write<br>recovery +precharge<br>time                                                    | tDAL (min) | 24                                    | -                  | 28                                    | -          | 31                                    | -   | nCK   |       |
| End of MPR Read<br>burst to MSR for<br>MPR (exit)                                                      | tMPRR      | 1                                     | -                  | 1                                     | -          | 1                                     | -   | nCK   | 22    |
| ACTIVE to<br>PRECHARGE<br>command period                                                               | tRAS       | 37.5                                  | -                  | 35.6                                  | -          | 34                                    | -   |       | е     |
| ACTIVE to ACTIVE<br>command period for<br>2KB page size                                                | tRRD       | 7                                     | -                  | 7                                     | -          | 7                                     | -   |       | е     |
| Four activate window for 2KB page size                                                                 | tFAW       | 42.5                                  | -                  | 41.1                                  | -          | 4 0                                   | -   | ns    | е     |
| Command and<br>Addres <u>s</u> etup time<br>to CK, CK referenced<br>to Vih (ac) / Vil (ac)<br>levels   | tIS (base) | 45                                    | -                  | 35                                    |            | 25                                    | -   | ps    | b, 16 |
| Command and<br>Address h <u>old</u> time<br>from CK, CK<br>referenced to Vih (dc)<br>/ Vil (dc) levels | tIH (base) | 120                                   | -                  | 110                                   | 000-510-50 | 10 <sub>0</sub>                       | -   | ps    | b, 16 |
| Calibration Timing                                                                                     |            |                                       |                    |                                       | -          |                                       |     |       |       |
| Power-up and<br>RESET calibration<br>time                                                              | tZQinit    | 512                                   | -                  | 512                                   | -          | 51<br>2                               | -   | nCK   |       |
| Normal operation Full calibration time                                                                 | tZQoper    | 256                                   | 10 <sup>12</sup> - | 256                                   | -          | 25<br>6                               | -   | nCK   |       |
| Normal operation<br>Short calibration time                                                             | tZQCS      | 64                                    | -                  | 64                                    | -          | 64                                    | -   | nCK   | 23    |
| Reset Timing                                                                                           |            |                                       |                    |                                       |            |                                       |     |       |       |
| Exit Reset from CKE<br>HIGH to a valid<br>command                                                      | tXPR       | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -                  | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -          | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -   |       |       |
| Self Refresh<br>Timings                                                                                |            |                                       |                    |                                       |            |                                       |     |       |       |
| Exit Self Refresh to<br>commands not<br>requiring a locked<br>DLL                                      | tXS        | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -                  | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -          | max(5nsC<br>K,<br>tRFC(min)<br>+10ns) | -   |       |       |
| Exit Self Refresh to<br>commands requiring<br>a locked DLL                                             | tXSDLL     | tDLLK(min<br>)                        | -                  | tDLLK(min<br>)                        | -          | tDLLK(min<br>)                        | -   | nCK   |       |



# H5TQ2G63BFR

| Minimum CKE low<br>width for Self Refresh<br>entry to exit timing | tCKE(min)+1nCK | tCKE(min)+1nCK | tCKE(min)<br>+1nCK | - |  |  |
|-------------------------------------------------------------------|----------------|----------------|--------------------|---|--|--|
|-------------------------------------------------------------------|----------------|----------------|--------------------|---|--|--|

Note: The following general notes from page 61 apply to Table : a

|                                                                                                                                                         |          | 800M                        | Hz           | 900M                         | Hz      | 1.0G                        | Hz      |       |       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------|--------------|------------------------------|---------|-----------------------------|---------|-------|-------|
| Parameter                                                                                                                                               | Symbol   | Min                         | Мах          | Min                          | Мах     | Min                         | Мах     | Units | Notes |
| Valid Clock<br>Requirement after<br>Self Refresh Entry<br>(SRE) or Power-<br>Down Entry (PDE)                                                           | tCKSRE   | max(5nsC<br>K, 10ns)        | -            | max(5nsC<br>K, 10ns)         | -       | max(5nsC<br>K, 10ns)        | -       |       |       |
| Valid Clock<br>Requirement before<br>Self Refresh Exit<br>(SRX) or Power-<br>Down Exit (PDX) or<br>Reset Exit                                           | tCKSRX   | max(5nsC<br>K, 10ns)        | -            | max(5nsC<br>K, 10ns)         | -       | max(5nsC<br>K, 10ns)        | -       |       |       |
| Power Down<br>Timings                                                                                                                                   |          |                             |              |                              |         |                             |         |       |       |
| Exit Power Down<br>with DLL on to any<br>valid command; Exit<br>Precharge Power<br>Down with DLL<br>frozen to commands<br>not requiring a locked<br>DLL | tXP      | 7                           | -            | 7                            | -       | 7<br>9                      | -       |       |       |
| Exit Precharge<br>Power Down with<br>DLL frozen to<br>commands requiring<br>a locked DLL                                                                | tXPDLL   | MAX(10nC                    | MAX<br>K,24r | MAX(10nC<br>( K,24ns)<br>ns) |         | 10nC<br>K,24                | -       |       | 2     |
| CKE minimum pulse width                                                                                                                                 | tCKE     | 4                           | -            | 5                            | -       | 5                           | -       |       |       |
| Command pass disable delay                                                                                                                              | tCPDED   |                             | Statistics.  |                              |         |                             | -       | nCK   |       |
| Power Down Entry to Exit Timing                                                                                                                         | tPD      | tCKE(min)                   | 9*tREFI      | tCKE(min)                    | 9*tREFI | tCKE(min)                   | 9*tREFI |       | 15    |
| Timing of ACT<br>command to Power<br>Down entry                                                                                                         | tACTPDEN | 1                           | -            | 1                            | -       | 1                           | -       | nCK   |       |
| Timing of PRE or<br>PREA command to<br>Power Down entry                                                                                                 | tPRPDEN  | 1                           | -            | 1                            | -       | 1                           | -       | nCK   |       |
| Timing of RD/RDA<br>command to Power<br>Down entry                                                                                                      | tRDPDEN  | RL+4+1                      | -            | RL+4+1                       | -       | RL+4+1                      | -       | nCK   |       |
| Timing of WR<br>command to Power<br>Down entry<br>(BL8OTF, BL8MRS,<br>BC4OTF)                                                                           | tWRPDEN  | WL+4+(tW<br>R/<br>tCK(avg)) | -            | WL+4+(tW<br>R/<br>tCK(avg))  | -       | WL+4+(tW<br>R/<br>tCK(avg)) | -       | nCK   | 9     |



Note: The following general notes from page 61 apply to Table : a

|                                                                                |          | 800M                        | Hz  | 900M                        | Hz   | 1.0GI                       | Ηz  |              |       |
|--------------------------------------------------------------------------------|----------|-----------------------------|-----|-----------------------------|------|-----------------------------|-----|--------------|-------|
| Parameter                                                                      | Symbol   | Min                         | Мах | Min                         | Мах  | Min                         | Max | Units        | Notes |
| Timing of WRA<br>command to Power<br>Down entry<br>(BL8OTF, BL8MRS,<br>BC4OTF) | tWRAPDEN | WL+4+WR<br>+1               | -   | WL+4+WR<br>+1               | -    | WL+4+WR<br>+1               | -   | nCK          | 10    |
| Timing of WR<br>command to Power<br>Down entry<br>(BC4MRS)                     | tWRPDEN  | WL+2+(tW<br>R/<br>tCK(avg)) | -   | WL+2+(tW<br>R/<br>tCK(avg)) | -    | WL+2+(tW<br>R/<br>tCK(avg)) | -   | nCK          | 9     |
| Timing of WRA<br>command to Power<br>Down entry<br>(BC4MRS)                    | tWRAPDEN | WL+2+WR<br>+1               | -   | WL+2+WR<br>+1               | -    | WL+2+WR<br>+1               | -   | nCK          | 10    |
| Timing of REF<br>command to Power<br>Down entry                                | tREFPDEN | 1                           | -   | 1                           | -    | 1                           | -   | nCK          | 3     |
| Timing of MRS<br>command to Power<br>Down entry                                | tMRSPD   | tMOD(min)                   | -   | tMOD(min)                   | -    | tMOD(<br>min)               | -   |              |       |
| ODT Timings                                                                    |          |                             |     |                             | ~~~  | Ç*                          |     |              |       |
| ODT high time<br>without write<br>command or with<br>write command and<br>BC4  | ODTH4    | 4                           | -   | 4                           | CON- | 4                           | -   | nCK          |       |
| ODT high time with<br>Write command and<br>BL8                                 | ODTH8    | 6                           | -   | 6                           | -    | 6                           | -   | nCK          |       |
| Asynchronous RTT<br>turn-on delay<br>(Power-Down with<br>DLL frozen)           | tAONPD   | 1                           | 9   | 1                           | 9    | 1                           | 9   | ns           |       |
| Asynchronous RTT<br>turn-off delay (Power-<br>Down with DLL fro-<br>zen)       | tAOFPD   | 1                           | 9   | 1                           | 9    | 1                           | 9   | ns           |       |
| RTT turn-on                                                                    | tAON     | -225                        | 225 | -200                        | 200  | -175                        | 175 | ps           | 7, a  |
| RTT_NOM and<br>RTT_WR turn-off<br>time from ODTLoff<br>reference               | tAOF     | 0.3                         | 0.7 | 0.3                         | 0.7  | 0.3                         | 0.7 | tCK<br>(avg) | 8, a  |
| RTT dynamic change skew                                                        | tADC     | 0.3                         | 0.7 | 0.3                         | 0.7  | 0.3                         | 0.7 | tCK<br>(avg) | а     |
| Write Leveling<br>Timings                                                      |          |                             |     |                             |      |                             |     |              |       |

## H5TQ2G63BFR



| J / J /                                            |        |    |   |    |   |    |   |     |   |
|----------------------------------------------------|--------|----|---|----|---|----|---|-----|---|
| First DQS/DQS rising                               | I      |    |   |    |   |    |   |     |   |
| edge after write<br>leveling mode is<br>programmed | tWLMRD | 40 | - | 40 | - | 40 | - | nCK | 3 |



Note: The following general notes from page 61 apply to Table : a

|                                                                                                           |          |     |     | 900M | Hz  | 1.0G | Hz  |       |       |
|-----------------------------------------------------------------------------------------------------------|----------|-----|-----|------|-----|------|-----|-------|-------|
| Parameter                                                                                                 | Symbol   | Min | Max | Min  | Max | Min  | Max | Units | Notes |
| DQS/DQS delay after<br>write leveling mode is<br>programmed                                               | tWLDQSEN | 25  | -   | 25   | -   | 25   | -   | nCK   | 3     |
| Write leveling setup<br><u>time</u> from rising CK,<br>CK cr <u>ossing</u> to rising<br>DQS, DQS crossing | tWLS     | 170 | -   | 130  | -   | 120  | -   | ps    |       |
| Write leveling hold<br><u>time</u> from rising DQS,<br>DQS crossing to<br>rising CK, CK<br>crossing       | tWLH     | 170 | -   | 130  | -   | 120  | -   | ps    |       |
| Write leveling output tWLO                                                                                |          | 0   | 9   | 0    | 9   | 0    | 9   | ns    |       |
| Write leveling output error                                                                               | tWLOE    | 0   | 2   | 0    | 2   | 0    | 2   | ns    |       |



### 0.1 Jitter Notes

- Specific Note a When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR (mper), act of the input clock, where 2 <= m <=12.(output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR-800 SDRAM has tERR (mper), act, min = -172 ps and tERR (mper), act, max =+ 193 ps, then t DQSCK, min (derated) = tDQSCK, min tERR (mper), act, max = -400 ps 193 ps = 593 ps and tDQSCK, max (derated) = tDQSCK, max tERR (mper), act, min = 400 ps+ 172 ps = + 572 ps. Similarly, tLZ (DQ) for DDR3-800 derates to tLZ (DQ), min (derated) = -800 ps 193 ps = 993 ps and tLZ (DQ), max (derated) = 400 ps + 172 ps = + 572 ps. (Caution on the min/max usage!) Note that tERR (mper), act, min is the minimum measured value of tERR (nper) where 2 <= n <= 12, and tERR (mper), act, max is the maximum measured value of tERR (nper) where 2 <= n <= 12
- Specific Note b When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT (per), act of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR3-800 SDRAM has tCK (avg), act = 2500 ps, tJIT (per), act, min = 72 ps and tJIT (per), act, max = + 93 ps, then tRPRE, min(derated) = tRPRE, min + tJIT (per), act, min = 0 .9 x tCK (avg), act + tJIT (per), act, nin (derated) = tRPRE, min + tJIT (per), act, min = 0.9 x tCK (avg), act + tJIT (per), act, nin = 0.9 x 2500 ps 72 ps =+ 2178 ps. Similarly, tQH, min (derated) = tQH, min + tJIT (per), act, min = 0.38 x tCK (avg), act + tJIT (per), act, min = 0.38 x 2500 ps 72 ps =+ 878 ps. (Caution on the min/max usage!)
- Specific Note c These parameters are measured from a data strobe signal DQS(L/U), DQS(L/U)) crossing to its r (espective clock signal (CK, CK) crossing. The values are not affected by the amount pec of clock jitter applied (i.e. tJIT (per), tJIT (cc),), as these are relative to the clock signal etc. et whether clock jitter is present or crossing. That is, these parameters should be m
- Specific Note d These para not. ), <u>DQ(L</u>/U)0, DQ(L/U)1, etc.) transition e meters are measured from a data signal (DM(L/U, DQS(L/U)) crossing.
- Specific Note e dge to its respective data strobe signal (DQS(L/U) PARAM [nCK] = RU {tPARAM [ arameters, the DDR3 SDRAM device supports trming all input clock jitter specificatins] / tCK (avg) [ns]}, which is in clock cycles, assuort tnRP = RU {tRP / tCK (avg)}, which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR3-800 6-6-6, of which tRP = 15ns, the device will support tnRP = RU {tRP / tCK (avg)} = 6, as long as the input clock jitter specifications are met, i.e. Precharge command at Tm and Active command at Tm+6 is valid even if (Tm+6 - Tm) is less than 15ns due to input clock jitter.
- Specific Note f These parameters are specified per their average values, however it is understood that the following relationship between the average timing and the absolute instantaneous timing holds at all times. (Min and max of SPEC values are to be used for calculations in Table .



#### **Timing Parameter Notes**

- 1. Actual value dependant upon measurement level definitions which are TBD.
- 2. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands.
- 3. The max values are system dependent.
- 4. WR as programmed in mode register.
- 5. Value must be rounded-up to next higher integer value.
- 6. There is no maximum cycle time limit besides the need to satisfy the refresh interval, tREFI.
- 7. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR / tCK to the next integer.
- 8. WR in clock cycles as programmed in MR0.
- 9. The maximum postamble is bound by tHZDQS (max)
- 10. Output timing deratings are relative to the SDRAM input clock. When the device is operated with input clock jitter, this parameter needs to be derated by t.b.d.
- 11. Value is only valid for RON34
- 12. Single ended signal parameter. Refer to chapter <t.b.d.> for definition and measurement method.
- 13. tREFI depends on TOPER
- 14. tIS (base) and tIH (base) values are for 1V/ns CMD/ADD single-ended slew rate and I/2 ns CK, CK differential slew rate. Note for DQ and DM signals, VREF(DC) = VRefDQ (DC). For input only pins excepRESET, VRef (DC) = VRefCA (DC). See "Address / Command Setup, Hold and Derating" on page 80.
- 15. tDS (base) and tDH (base) values are for 1V/ns DQ single-ended slew rate and 2V/ns DQS, DQS differential slew rate. Note for DQ and DM signals, VREF(DC) = VRefDQ (DC). For input only pins except RESET, VRef (DC) = VRefCA (DC). See "Data Setup, Hold and Slew Rate Derating" on page 87..
- 16. Start of internal write transaction is definited as follows:
  - For BL8 (fixed by MRS and on- the-fly): Rising clock edge 4 clock cycles after WL.
  - For BC4 (on- the- fly): Risng clock edge 4 clock cycles after WL.
  - For BC4 (fixed by MRS): R ising clock edge 2 clock cycles after WL.
- 17. The maximum preamble is bound by tLZDQS (min)
- 18. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operations.
- 19. Although CKE is allowed to be registered LOW after a REFRESH command once tREFPDEN (min) is satisfied, there are cases where additional time such as tXPDLL (min) is also required.
- 20. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
- 21. One ZQCS command can effectively correct a minimum of 0.5% (ZQCorrection) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the 'Output Driver Voltage and Temperature Sensitivity' tables. The appropriate interval between ZQCS commands can be determined from these tables and other application specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdrifrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula.



# ZQCorrection (Tsens x Tdriftrate)+( VSens x Vdriftrate)

where TSens = max (dRTTdT, dRONdTM) and VSens = max (dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities. For example, if TSens = 1.5% / °C, VSens = 0.15% / mV, Tdriftrate = 1 °C / sec and Vdriftrate = 15 mV / sec, then the interval between ZQCS commands is calculated as:

$$\frac{0.5}{(1.5 \times 1) + (0.15 \times 15)} = 0.133 = 128ms$$

- 22. n = from 13 cycles to 50 cycles.
- 23. tCH (abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following fall ing edge.
- 24. tCL (abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following ris ing edge.
- 25. The tIS (base) AC150 specifications are adjusted from the tIS (base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the earlier reference point [(175 mV 150 mV) / 1 V/ns].

### Address / Command Setup, Hold and Derating

For all input signals the total tIS (setup time) and tIH (hold time) required is calculated by adding the data sheet tIS (base) and tIH (base) value (see Table 11) to the  $\triangle$  tIS and  $\triangle$  tIH derating value (see Table 12) respectively. Example: tIS (total setup time) = tIS (base) +  $\triangle$  tIS

Setup (tIS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IH(ac)}$ min. Setup (tIS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of Vil (ac) max. If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(dc)}$  to ac region', use nominal slew rate for derating value (see Figure 4). If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(dc)}$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 6).

Hold (tIH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of Vil (dc) max and the first crossing of V<sub>REF(dc)</sub>. Hold (tIH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of Vih (dc) min and the first crossing of V<sub>REF(dc)</sub>. If the actual signal is always later than the nominal slew rate line between shaded 'dc to V<sub>REF(dc)</sub> region', use nominal slew rate for derating value (see Figure 5). If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to V<sub>REF(dc)</sub> region', the slew rate of a tangent line to the actual signal from the dc level to V<sub>REF(dc)</sub> level is used for derating value (see Figure 6).

For a valid transition the input signal has to remain above/below  $V_{IH/IL(ac)}$  for some time t<sub>VAC</sub> (see Table 14).





Although for slow slew rates the total setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL(ac)}$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL(ac)}$ . For slew rates in between the values listed in Table 12, the derating values may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization.

#### Table 11 - ADD/CMD Setup and Hold Base-Values for 1V/ns

| unit [ps]      | 800MHz        | 900MHz   | 1.0GHz    | reference             |  |  |
|----------------|---------------|----------|-----------|-----------------------|--|--|
| tIS (base)     | 45 35         |          | TBD       | $V_{IH/L(ac)}$        |  |  |
| tIH (base)     | base) 120 110 |          | TBD       | V <sub>IH/L(dc)</sub> |  |  |
| tIH(base)AC150 | 45 + 125      | 35 + 125 | TBD + 125 | V <sub>IH/L(dc)</sub> |  |  |

Note: - (ac/dc referenced for 1V/ns DQ-slew rate and 2 V/ns DQS slew rate)

- The tIS (base) AC150 specifications are adjusted from the tIS (base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the ear lier reference point [(175 mV - 150 mV) / 1 V/ns]

#### Table 12 - Derating values tIS/tIH - ac/dc based

|              |     | AC                  | :175 T       | hresho       | )            |             |      |        |                 | (dc) - 175mV |       |       |              |       |              |          |       |
|--------------|-----|---------------------|--------------|--------------|--------------|-------------|------|--------|-----------------|--------------|-------|-------|--------------|-------|--------------|----------|-------|
|              |     |                     |              |              |              |             | Ck   | K,CK D | ntial Slew Rate |              |       |       |              |       |              |          |       |
|              |     | 4.0                 | V/ns         | 3.0          | //ns         | 2.0         | V/ns | 1.8    | V/ns            | 1.6          | V/ns  | 1.4   | V/ns         | 1.2   | //ns         | 1.0 V/ns |       |
|              |     | $\Delta \text{tIS}$ | $\Delta$ tIH | $\Delta$ tIS | ∆ tIH        | $\Delta$ ti | S ∆t | H A    | tIS /           | tIH          | ∆ tIS | ∆ tIH | ∆ <b>6</b> H | ∆ tIS | $\Delta$ tIH | ∆ tIS    | ∆ tIH |
|              | 2.0 | 88                  | 50           | 88           | ∆ <b>t50</b> | 88          | 50   | 96     | 58              | 104          | 66    | 112   | 74           | 120   | 84           | 128      | 100   |
|              | 1.5 | 59                  | 34           | 59           | 34           | 59          | 34   | 67     | 42              | 75           | 50    | 83    | 58           | 91    | 68           | 99       | 84    |
| СМД          | 1.0 | 0                   | 0            | 0            | 0            | 0           | 0    | 8      | 8               | 16           | 16    | 24    | 24           | 32    | 34           | 40       | 50    |
| 1            | 0.9 | -2                  | -4           | -2           | -4           | -2          | -4   | 6      | 4               | 14           | 12    | 22    | 20           | 30    | 30           | 38       | 46    |
| ADD<br>Slew  | 0.8 | -6                  | -10          | -6           | -10          | -6          | -10  | 2      | -2              | 10           | 6     | 18    | 14           | 26    | 24           | 34       | 40    |
| rate<br>V/ns | 0.7 | -11                 | -16          | -11          | -16          | -11         | -16  | -3     | -8              | 5            | 0     | 13    | 8            | 21    | 18           | 29       | 34    |
| v/115        | 0.6 | -17                 | -26          | -17          | -26          | -17         | -26  | -9     | -18             | -1           | -10   | 7     | -2           | 15    | 8            | 23       | 24    |
|              | 0.5 | -35                 | -40          | -35          | -40          | -35         | -40  | -27    | -32             | -19          | -24   | -11   | -16          | -2    | -6           | 5        | 10    |
|              | 0.4 | -62                 | -60          | -62          | -60          | -62         | -60  | -54    | -52             | -46          | -44   | -38   | -36          | -30   | -26          | -22      | -10   |



#### Table 13 - Derating values tIS/tIH - ac/dc based

|             | $\triangle$ tIS, $\triangle$ tIH derating in [ps] AC/DC based<br>Alternate AC150 Threshold -> VIH (ac) = VREF (dc) + 150mV, VIL (ac) = VREF (dc) - 150mV |                     |       |              |              |      |              |        |              |              |              |              |              |              |              |          |              |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|--------------|--------------|------|--------------|--------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|----------|--------------|
|             |                                                                                                                                                          |                     |       |              |              |      | Ck           | (,CK D | ifferer      | ntial S      | ew Ra        | te           |              |              |              |          |              |
|             |                                                                                                                                                          | 4.0                 | V/ns  | 3.0          | //ns         | 2.0  | V/ns         | 1.8    | V/ns         | 1.6          | V/ns         | 1.4 \        | //ns         | 1.2          | V/ns         | 1.0 V/ns |              |
|             |                                                                                                                                                          | $\Delta \text{tIS}$ | ∆ tIH | $\Delta$ tIS | $\Delta$ tlH | ∆tlS | $\Delta$ tIH | ∆tlS   | $\Delta$ tIH | $\Delta$ tlS | $\Delta$ tIH | $\Delta$ tlS | $\Delta$ tlH | $\Delta$ tIS | $\Delta$ tIH | ∆tlS     | $\Delta$ tIH |
|             | 2.0                                                                                                                                                      | 75                  | 50    | 75           | 50           | 75   | 50           | 83     | 58           | 91           | 66           | 99           | 74           | 107          | 84           | 115      | 100          |
|             | 1.5                                                                                                                                                      | 50                  | 34    | 50           | 34           | 50   | 34           | 58     | 42           | 66           | 50           | 74           | 58           | 82           | 68           | 90       | 84           |
| CMD         | 1.0                                                                                                                                                      | 0                   | 0     | 0            | 0            | 0    | 0            | 8      | 8            | 16           | 16           | 24           | 24           | 32           | 34           | 40       | 50           |
| 1           | 0.9                                                                                                                                                      | 0                   | -4    | 0            | -4           | 0    | -4           | 8      | 4            | 16           | 12           | 24           | 20           | 32           | 30           | 40       | 46           |
| ADD<br>Slew | 0.8                                                                                                                                                      | 0                   | -10   | 0            | -10          | 0    | -10          | 8      | -2           | 16           | 6            | 24           | 14           | 32           | 24           | 40       | 40           |
| rate        | 0.7                                                                                                                                                      | 0                   | -16   | 0            | -16          | 0    | -16          | 8      | -8           | 16           | 0            | 24           | 8            | 32           | 18           | 40       | 34           |
| V/ns        | 0.6                                                                                                                                                      | -1                  | -26   | -1           | -26          | -1   | -26          | 7      | -18          | 15           | -10          | 23           | -2           | 31           | 8            | 39       | 24           |
|             | 0.5                                                                                                                                                      | -10                 | -40   | -10          | -40          | -10  | -40          | -2     | -32          | 6            | -24          | 14           | -16          | 22           | -6           | 30       | 10           |
|             | 0.4                                                                                                                                                      | -25                 | -60   | -25          | -60          | -25  | -60          | -17    | -52          | -9           | -44          | -1           | -36          | 7            | -26          | 15       | -10          |

## Table 14 - Required time $t_{VAC}$ above VIH (ac) {below VIL (ac)} for valid transition

| Slew Rate<br>[V/ns] | t <sub>VAC</sub> @ | 175 mV [ps]        | t <sub>VAC</sub> @ 150 mV [ps] |     |  |  |  |
|---------------------|--------------------|--------------------|--------------------------------|-----|--|--|--|
|                     | min                | max                | min                            | max |  |  |  |
| > 2.0               | 75                 | -                  | 175                            | -   |  |  |  |
| 2.0                 | 57                 | -                  | ్రీ 170                        | -   |  |  |  |
| 1.5                 | 50                 | -                  | 167                            | -   |  |  |  |
| 1.0                 | 38                 | -                  | 163                            | -   |  |  |  |
| 0.9                 | 34                 | -                  | 162                            | -   |  |  |  |
| 0.8                 | 29                 | -S <sup>r</sup>    | 161                            | -   |  |  |  |
| 0.7                 | 22                 | 4 <sup>861</sup> - | 159                            | -   |  |  |  |
| 0.6                 | 13                 | -                  | 155                            | -   |  |  |  |
| 0.5                 | 0                  | -                  | 150                            | -   |  |  |  |
| < 0.5               | 0                  | -                  | 150                            | -   |  |  |  |





Figure 3 - Illustration of nominal slew rate and  $t_{VAC}$  for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock).





Figure 4 - Illustration of nominal slew rate for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).





Figure 5 - Illustration of tangent line for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock).





Figure 6 - Illustration of tangent line for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).

#### H5TQ2G63BFR



#### Data Setup, Hold and Slew Rate Derating

For all input signals the total tDS (setup time) and tDH (hold time) required is calculated by adding the data sheet tDS (base) and tDH (base) value (see Table 15) to the DtDS and DtDH (see Table 16) derating value respectively. Example: tDS (total setup time) = tDS (base) + DtDS.

Setup (tDS) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IH(ac)}$ min. Setup (tDS) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{REF(dc)}$  and the first crossing of  $V_{IL(ac)}$ max (see Figure 7). If the actual signal is always earlier than the nominal slew rate line between shaded ' $V_{REF(dc)}$  to ac region', use nominal slew rate for derating value. If the actual signal is later than the nominal slew rate line anywhere between shaded ' $V_{REF(dc)}$  to ac region', the slew rate of a tangent line to the actual signal from the ac level to dc level is used for derating value (see Figure 9).

Hold (tDH) nominal slew rate for a rising signal is defined as the slew rate between the last crossing of  $V_{IL(dc)}$ max and the first crossing of  $V_{REF(dc)}$ . Hold (tDH) nominal slew rate for a falling signal is defined as the slew rate between the last crossing of  $V_{IH(dc)}$ min and the first crossing of  $V_{REF(dc)}$  (see Figure 8). If the actual signal is always later than the nominal slew rate line between shaded 'dc I evel to  $V_{REF(dc)}$  region', use nominal slew rate for derating value. If the actual signal is earlier than the nominal slew rate line anywhere between shaded 'dc to  $V_{REF(dc)}$  region', the slew rate of a tangent line to the actual signal from the dc level to  $V_{REF(dc)}$  level is used for derating value (see figure 9).

For a valid transition the input sign al has to remain above/below  $V_{IH/IL(ac)}$  for some time  $t_{VAC}$  (see Table 17).

Although for slow slew rates the to tal setup time might be negative (i.e. a valid input signal will not have reached  $V_{IH/IL(ac)}$  at the time of the rising clock transition) a valid input signal is still required to complete the transition and reach  $V_{IH/IL(ac)}$ . For slew rates in between the values listed in the tables the derating values may obtained by linear interpolation. These values are typically not subject to production test. They are verified by design and characterization.

#### Table 15 - Data Setup and Hold Base-Values

| Units [ps] | 800MHz | 900MHz | 1.0GHz | reference             |
|------------|--------|--------|--------|-----------------------|
| tDS (base) | 10     | 0      | TBD    | V <sub>IH/L(ac)</sub> |
| tDH (base) | 45     | 45     | TBD    | V <sub>IH/L(dc)</sub> |

Note: (ac/dc referenced for 1V/ns DQ-slew rate and 2 V/ns DQS-slew rate)



#### Table 16 - Derating values tDS/tDH - ac/dc based

|              | △ tDS, △ DH derating in [ps] AC/DC based <sup>a</sup> |              |                                 |                                            |              |              |              |              |       |              |              |                                             |                 |              |              |              |              |  |
|--------------|-------------------------------------------------------|--------------|---------------------------------|--------------------------------------------|--------------|--------------|--------------|--------------|-------|--------------|--------------|---------------------------------------------|-----------------|--------------|--------------|--------------|--------------|--|
|              |                                                       |              | DQS, DQS Differential Slew Rate |                                            |              |              |              |              |       |              |              |                                             |                 |              |              |              |              |  |
|              |                                                       | 4.0          | V/ns                            | 3.0                                        | V/ns         | 2.0          | V/ns         | 1.8          | V/ns  | 1.6          | V/ns         | 1.4                                         | V/ns            | 1.2          | V/ns         | 1.0          | .0 V/ns      |  |
|              |                                                       | $\Delta$ tDS | $\Delta$ tDH                    | ${\scriptstyle \bigtriangleup} t\text{DS}$ | $\Delta$ tDH | $\Delta$ tDS | $\Delta$ tDH | $\Delta$ tDS | ∆ tDH | $\Delta$ tDS | $\Delta$ tDH | ${\scriptstyle \bigtriangleup}  t\text{DS}$ | $\triangle$ tDH | $\Delta$ tDS | $\Delta$ tDH | $\Delta$ tDS | $\Delta$ tDH |  |
|              | 2.0                                                   | 88           | 50                              | 88                                         | 50           | 88           | 50           | -            | -     | -            | -            | -                                           | -               | -            | -            | -            | -            |  |
|              | 1.5                                                   | 59           | 34                              | 59                                         | 34           | 59           | 34           | 67           | 42    | -            | -            | -                                           | -               | -            | -            | -            | -            |  |
|              | 1.0                                                   | 0            | 0                               | 0                                          | 0            | 0            | 0            | 8            | 8     | 16           | 16           | -                                           | -               | -            | -            | -            | -            |  |
| DQ           | 0.9                                                   | -            | -                               | -2                                         | -4           | -2           | -4           | 6            | 4     | 14           | 12           | 22                                          | 20              | -            | -            | -            | -            |  |
| Slew<br>rate | 0.8                                                   | -            | -                               | -                                          | -            | -6           | -10          | 2            | -2    | 10           | 6            | 18                                          | 14              | 26           | 24           | -            | -            |  |
| V/ns         | 0.7                                                   | -            | -                               | -                                          | -            | -            | -            | -3           | -8    | 5            | 0            | 13                                          | 8               | 21           | 18           | 29           | 34           |  |
|              | 0.6                                                   | -            | -                               | -                                          | -            | -            | -            | -            | -     | -1           | -10          | 7                                           | -2              | 15           | 8            | 23           | 24           |  |
|              | 0.5                                                   | -            | -                               | -                                          | -            | -            | -            | -            | -     | -            | -            | -11                                         | -16             | -2           | -6           | 5            | 10           |  |
|              | 0.4                                                   | -            | -                               | -                                          | -            | -            | -            | -            | -     | -            | -            | -                                           | -               | -30          | -26          | -22          | -10          |  |

a.Cell contents shaded in red are defined as 'not supported'.

## Table 17 - Required time $t_{VAC}$ above VIH (ac) {below VIL (ac)} for valid transition

| Slew Rate [V/ns] | t <sub>VAC</sub> | [ps]           |
|------------------|------------------|----------------|
|                  | min              | max            |
| > 2.0            | 75               |                |
| 2.0              | 57               | - <sup>1</sup> |
| 1.5              | <b>50</b> ්      | -              |
| 1.0              | 38               | -              |
| 0.9              | 34               | -              |
| 0.8              | 29               | -              |
| 0.7              | 22               | -              |
| 0.6              | 13               | -              |
| 0.5              | 0                | -              |
| < 0.5            | 0                | -              |











Figure 8 - Illustration of nominal slew rate for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).





Figure 9 - Illustration of tangent line for setup time  $t_{DS}$  (for DQ with respect to strobe) and  $t_{IS}$  (for ADD/CMD with respect to clock).





Figure 10 - Illustration of tangent line for hold time  $t_{DH}$  (for DQ with respect to strobe) and  $t_{IH}$  (for ADD/CMD with respect to clock).



# **12. Package Dimensions**

## 12.1 Package Dimension(x16); 96Ball Fine Pitch Ball Grid Array Outline

